# MOSTEK 1980 INDUSTRIAL PRODUCTS DATA BOOK 1980 INDUSTRIAL PRODUCTS DATA BOOK furnished by Mostek in this publication is believed to be accurate and reliable. However, no responsibility is assumed by Mostek for its user not for any machine errors of patients of other rights of third parties resulting from its use tio Copyright @ 1980 Mostek Corporation (All rights reserved) # Trade Marks Registered® Mostek reserves the right to make changes in specifications at any time and without notice. The information furnished by Mostek in this publication is believed to be accurate and reliable. However, no responsibility is assumed by Mostek for its use; nor for any infringements of patents or other rights of third parties resulting from its use. No license is granted under any patents or patent rights of Mostek. The "PRELIMINARY" designation on a Mostek data sheet indicates that the product is not characterized. The specifications are subject to change, are based on design goals or preliminary part evaluation, and are not guaranteed. Mostek Corporation or an authorized sales representative should be consulted for current information before using this product. No responsibility is assumed by Mostek for its use; nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights, or trademarks of Mostek. Mostek reserves the right to make changes in specifications at any time and without notice. PRINTED IN USA April 1980 STD No. 20003 # 1980 INDUSTRIAL PRODUCTS DATA BOOK ## TABLE OF CONTENTS # **TABLE OF CONTENTS** | I - Table of Contents | | |-------------------------------------------------------------------|-----| | Functional Index | l-i | | Numerical Index. | -ii | | | | | II - General Information | | | Order Information | 1 : | | Package Description | | | Introduction to Mostek | | | | | | U.S. and Canadian Sales Offices | | | U.S. and Canadian Representatives | | | U.S. and Canadian Distributors | Xi | | International Marketing Offices II-x | iii | | | | | III - Frequency Generator | | | MK50240/1/2 Top Octave Frequency Generator III | -1 | | IV - Digital Alarm Clock | | | *MK50250 Series MOS Digital Alarm Clock | -1 | | V - Counter/Display Decoders | | | MK50395/6/7 Six Decade Counter/Display Decoder V | -1 | | MK50395/6/7 Application Note | | | MK50398/9 Six Decade Counter/Display Decoder | | | MK5002/5/7 Four-Digit Counter/Display Decoder | | | MK5002/7 Application Note | | | WK5002/ / Application Note | 13 | | VI - Counter/Time Base Circuit | | | MK5009 Counter Time-Base Circuit | 1 | | MK5009 Application Note VI | | | WINDOOD Application Note | 0 | | VII - A/D Converter/Analog Multiplexer | | | MK50808 Eight-Bit A/D Converter/8-Channel Analog Multiplexer | -1 | | MK50816 Eight-Bit A/D Converter/16-Channel/Analog Multiplexer VII | | | Anadorio Eigiti ottavi o domanto, analog ividitipicadi | 9 | # NUMERICAL INDEX | 1000 | Four-Digit Counter/Display Decoder | . V-29 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------| | MK5002/5/7 | Four-Digit Counter/ Display Decoder | V-33 | | MK5002/7 | Application Note | V/I-1 | | MK5009 | Counter Time-Base Circuit | 1/1 E | | MK5009 | Counter Time-Base Circuit Application Note | VI-5 | | MK50240/1/2 | Ton Octave Frequency Generator | 111-1 | | *MK50250 Series | ALOC Divisal Alarm Clock | | | MK50395/6/7 | Six Decade Counter/Display Decoder | V-1 | | MK50395/6/7 | A - Unasian Note | V-1 | | MK50398/9 | Six Decade Counter / Display Decoder | . V-23 | | The Public of State o | Fig. 4 /D Converter /8-Channel Analog Multiplexer | . VII-1 | | MK50808 | Eight-Bit A/D Converter/16-Channel/Analog Multiplexer | . VII-9 | | MK50816 | Eight-Bit A/D Converter/ 10-Charling/ Analog Management | | \*Not Recommended For New Design VR - A/D Convenier/Anning Multiplacer # 1980 INDUSTRIAL PRODUCTS DATA BOOK # **ORDERING INFORMATION** Factory orders for parts described in this book should include a four-part number as explained below: ## 1. Dash Number One or two numerical characters defining specific device performance characteristic. # 2. Package P - Gold side-brazed ceramic DIP J - CER-DIP N - Epoxy DIP (Plastic) K - Tin side-brazed ceramic DIP T - Ceramic DIP with transparent lid E - Ceramic leadless chip carrier ## 3. Device Number 1XXX or 1XXXX - Shift Register, ROM 2XXX or 2XXXX - ROM, EPROM 3XXX or 3XXXX - ROM, EPROM - Microcomputer Components 38XX 4XXX or 4XXXX - RAM 5XXX or 5XXXX - Counters, Telecommunication and Industrial 7XXX or 7XXXX - Microcomputer Systems # 4. Mostek Prefix MK-Standard Prefix MKB-100% 883B screening, with final electrical test at low, room and high-rated temperatures. # INDUSTRIAL PRODUCTS # Package Descriptions # Ceramic Dual-In-Line Package (P) 16 Pin # Ceramic Dual-In-Line Package (P) 24 Pin # Ceramic Dual-In-Line Package (P) 28 Pin # Ceramic Dual-In-Line Package (P) 40 Pin # Plastic Dual-In-Line Package (N) 16 Pin Plastic Dual-In-Line Package (N) 24 Pin Plastic Dual-In-Line Package (N) 28 Pin # Plastic Dual-In-Line Package (N) 40 Pin # Mostek - Technology For Today And Tomorrow ## **TECHNOLOGY** From the beginning, Mostek has been recognized as an innovator. In 1970, Mostek developed the MK4006 1K dynamic RAM and the world's first single-chip calculator circuit, the MK6010. These technical breakthroughs proved the benefits of ionimplantation and cost-effectiveness of MOS. Now, Mostek represents one of the industry's most productive bases of MOS/LSI technology. Each innovation in memories, microcomputers and telecommunications - adds to that technological capability. ## QUALITY The worth of a Mostek product is measured by its quality. How well it's designed, manufactured and tested. How well it works in your system. In design, production and testing, our goal is meeting the spec every time. This goal requires a strict discipline, both from the company and from the individual. This discipline, coupled with a very personal pride, has driven Mostek to build in quality at every level, until every product we take to the market is as well-engineered as can be found in the industry. ## **PRODUCTION CAPABILITY** Mostek's commitment to increasing production capability has made us the world's largest manufacturer of dynamic RAMs. In 1979 we shipped 25 million 4K and 16K dynamic RAMs. We built our first telecommunication tone dialer in 1974; since then, we've shipped over 5 million telecom circuits. The MK3870 single-chip microprocessor is also a large volume product with over two million in application around the world. To meet the demand for our products, production capability must be constantly increased. To accomplish this, Mostek has been in a constant process of expanding and refining our production capabilities. ## THE PRODUCTS # Telecommunications and Industrial Products Mostek has made a solid commitment to telecommunications with a new generation of products, such as Integrated Pulse Dialers, Tone Dialers, CODECs, monolithic filters, tone receivers, A/D converters and counter time-base circuits. Since 1974 over five million telecom circuits have been shipped, making Mostek the leading supplier of tone/pulse dialers and CODECs. # **Memory Products** Through innovations in both circuit design, wafer processing and production, Mostek has become the industry's leading supplier of memory products. An example of Mostek leadership is our new BYTEWYDE™ family of static RAMs, ROMs, and EPROMs. All provide high performance, N words x 8-bit organization and common pin configurations to allow easy system upgrades in density and performance. Another important product area is fast static RAMs. With major advances in technology, Mostek static RAMs now feature access times as low as 55 nanoseconds. With high density ROMs and PROMs, static RAMs, Mostek now offers one of industry's broadest and most versatile memory families. # **Microcomputer Components** Mostek's microcomputer components are designed for a wide range of applications. Our Z80 family is the highest performance 8-bit microcomputer available today. The MK3870 family is one of the industry's most popular 8-bit single-chip microcomputers, offering upgrade options in ROM, RAM, and I/O, all in the same socket. The MK3874 EPROM version supports and prototypes the entire family. # **Microcomputer Systems** Supporting the entire component product line is the powerful MATRIX™ micro-computer development system, a Z80-based, dual floppy-disk system that is used to develop and debug software and hardware for all Mostek microcomputers. A software operating system, FLP-80DOS, speeds and eases the design cycle with powerful commands. BASIC, FORTRAN, and PASCAL are also available for use on the MATRIX. Mostek's MD Series™ features both standalone microcomputer boards and expandable microcomputer boards. The expandable boards are modularized by function, reducing system cost because the designer buys only the specific functional modules his system requires. All MDX boards are STD-Z80 BUS compatible. The STD-Z80 BUS is a multi-sourced motherboard interconnect system designed to handle any MDX card in any card slot. # **Memory Systems** Taking full advantage of our leadership in memory components technology, Mostek Memory Systems offers a broad line of products, all with the performance and reliability to match our industry-standard circuits. Mostek Memory Systems offers add-in memory boards for popular DEC and Data General minicomputers. Mostek also offers special purpose and custom memory boards for special applications. # S. AND CANADIAN SALES OFFICES PORATE HEADQUARTERS tek Corporation 5 W. Crosby Rd. Box 169 pliton, Texas 75006 IONAL OFFICES IONAL OFFICES ern U.S. / Canada lek // Putnam, 2nd Floor inwich, Conn. 06830 (622-0955 (710-579-2928 heast U.S. lek ummings Park, Suite #426 urn, Mass. 01801 935-0635 710-348-0459 Mid-Atlantic U.S. Mostek East Gate Business Center 125 Gaither Drive, Suite D Mt. Laurel, New Jersey 08054 609/235-4112 TWX 710-897-0723 Southeast U.S. Mostek Mostek Exchange Bank Bldg. 1111 N. Westshore Blvd. Suite 414 Tampa. Florida 33607 813/876-1304 TWX 810-876-4611 Central U.S. Mostek 701 E. Irving Park Road Suite 206 Roselle, III. 60172 312/529-3993 TWX 910-291-1207 North Central U.S. Mostek 6125 Blue Circle Drive, Suite A Minnetonka, Mn. 55343 612/935-4020 TWX 910-576-2802 South Central U.S. Mostek 228 Byers Road Suite 105 Miamisburg, Ohio 45342 513/866-3405 TWX 810-473-2976 Michigan Mostek Livonia Pavillion East 29200 Vassar, Suite 520 Livonia, Mich. 48152 313/478-1470 TWX 810-242-2978 Southwest U.S. Mostek 4100 McEwen Road Suite 237 Dallas, Texas 75234 214/386-9141 TWX 910-860-5437 Northern California Mostek 2025 Gateway Place Suite 268 San Jose, Calif. 95110 408/287-5081 TWX 910-338-7338 Southern California Mostek 17870 Skypark Circle Suite 107 Irvine, Calif. 92714 714/549-0397 TWX 910-595-2513 Rocky Mountains Mostek 8686 N. Central Ave. Suite 126 Phoenix, Ariz. 85020 602/997-7573 TWX 910-957-4581 Morthwest Mostek 1107 North East 45th Street Suite 411 Seattle, Wa. 98105 206/632-0245 TWX 910-444-4030 ### **ILS AND CANADIAN REPRESENTATIVES** ALABAMA ALABAMA Beacon Elect. Assoc., Inc. 11309 S. Memorial Pkwy. Suite G Huntsville, AL 35803 205/881-5031 TWX 810-726-2136 ARIZONA Summit Sales 7336 E. Shoeman Lane Suite 116E Scottsdale, AZ 85251 602/994-4587 TWX 910-950-1283 ARKANSAS AHKANSAS Beacon Elect. Assoc., Inc. P.O. Box 5382, Brady Station Little Rock, AK 72215 501/224-5449 TWX 910-722-7310 CALIFORNIA Harvey King, Inc. 8124 Miramar Road San Diego, CA 92126 714/566-5252 TWX 910-335-1231 COLORADO Waugaman Associates 4800 Van Gordon Wheat Ridge, CO 80033 303/423-1020 TWX 910-938-0750 CONNECTICUT New England Technical Sales 240 Pomeroy Ave. Meriden, CT 06450 203/237-8827 FLORIDA FLORIDA Beacon Elect. Assoc., Inc. 6842 N.W. 20th Ave. Ft. Lauderdale, FL 33309 305/971-7320 TWX 510-955-9834 Beacon Elect. Assoc., Inc. 235 Maitland Ave. P. O. Box 1278 Maitland, FL 32751 305/647-3498 TWX 810-853-5038 Beacon Elect. Assoc., Inc. 316 Laurie Melbourne, FL 32935 305/259-0648 TWX 510-950-7251 Beacon Elect. Assoc., Inc. 2280 U.S. Hwy 19 North Suite 163 Clearwater, FL 33515 813/725-4714 TWX 810-866-9739 GEORGIA Beacon Elect. Assoc., Inc. \* 6135 Barfield Rd. Suite 112 Atlanta. GA 30328 404/256-9640 TWX 810-751-3165 ILLINOIS Carlson Electronic Sales\* 600 East Higgins Road Elk Grove Village, IL 60007 312/956-8240 TWX 910-222-1819 INDIANA Rich Electronic Marketing\* 599 Industrial Drive Carmel, IN 46032 317/844-8462 TWX 810-260-2631 Rich Electronic Marketing 3448 West Taylor St. Fort Wayne, IN 46804 219/432-5553 TWX 810-332-1404 IOWA Cahill, Schmitz & Cahill, Inc. 208 Collins Rd. N.E. Suite K Cedar Rapids, IA 52402 319/377-8219 TWX 910-525-1363 Carlson Electronic Sales 204 Collins Rd. N.E. Cedar Rapids, IA 52402 319/377-6341 KANSAS Rush & West Associates\* 107 N. Chester Street Olathe, KN 66061 913/764-2700 TWX 910-749-6404 KENTUCKY Rich Electronic Marketing 5910 Bardstown Road P. O. Box 91147 Louisville, KY 40291 502/239-2747 TWX 810-535-3757 MARYLAND Arbotek Associates 3600 St. Johns Lane Ellicott City, MD 21043 301/461-1323 TWX 710-862-1874 MASSACHUSETTS New England Technical Sales\* 135 Cambridge Street Burlington, MA 01803 617/272-0434 TWX 710-332-0435 MICHIGAN MICHIGAN APJ Associates, Inc. 9880 E. Grand River Ave. Brighton, MI 48116 313/229-6550 TWX 810-242-1510 MINNESOTA Cahill, Schmitz & Cahill, Inc. 315 N. Pierce St. Paul, MN 55104 612.646-7217 TWX 910-563-3737 MISSOURI Rush & West Associates 481 Melanie Meadows Lane Ballwin, MO 63011 314/394-7271 NEW JERSEY NEW JERSEY Tritek Sales, Inc. 21E Euclid Ave. Haddonfield, NJ 08033 609.429-1551 215/627-0149 (Philadelphia Line) TWX 710-896-0881 NEW MEXICO Waugaman Associates 9004 Menaul N.E. Suite 7 P. O. Box 14894 Albuquerque, NM 87112 505/294-1437 NORTH CAROLINA Beacon Elect. Assoc., Inc. 1207 West Bessemer Ave. Suite 112 Greensboro, NC 27408 919/275-9997 TWX 510-925-1119 Beacon Elect. Assoc., Inc. 3901 Barrett Dr. 3rd Floor Raleigh, NC 27611 919/787-0330 NEW YORK NEW YORK ERA (Engrg. Rep. Assoc.) One DuPont Street Plainview, NY 11803 516/349-1190 TWX 510-221-1849 Precision Sales Corp. 5 Arbustus Ln., MR-97 Binghamton, NY 13901 607/648-3686 Precision Sales Corp.\* 1 Commerce Blvd. Liverpool, NY 13088 315/451-3480 TWX 710-545-0250 Precision Sales Corp. 3594 Monroe Avenue Rochester, NY 14534 716/381-2820 OHIO Rich Electronic Marketing 7221 Taylorsville Road Dayton, Ohio 45424 513/237-9422 TWX 810-459-1767 Rich Electronic Marketing 141 E. Aurora Road Northfield, Ohio 44067 216/468-0583 TWX 810-427-9210 OREGON Northwest Marketing Assoc. 9999 S.W. Wilshire St. Suite 124 Portland OR 97225 503/297-2581 TELEX 36-0465 (AMAPORT PTL) PENNSYLVANIA PENNSYLVANIA CMS Marketing 121A Lorraine Avenue P.O. Box 300 Oreland, PA 19075 215/885-5106 TWX 510-665-0161 TENNESSEE TENNESSEE Beacon Elect. Assoc., Inc. 103 Sequoyan Dr. Suite #2 Johnson City, TN 37681 615/282-2421 TWX 810-575-8555 Rich Electronic Marketing 1128 Tusculum Blvd. 1128 Tusculum Blvd. Suite D Greenville, TN 37743 615/639-3139 TWX 810-576-4597 TEXAS Southern States Marketing, Inc. 14330 Midway Road, Suite 226 Dallas, Texas 75234 214/387-2489 TWX 910-860-5732 Southern States Marketing, Inc. 9730 Town Park Drive, Suite 104 Houston, Texas 77036 713/988-0991 TWX 910-881-1630 UTAH Waugaman Associates 2520 S. State Street #224 #224 Salt Lake City, UT 84115 801/467-4263 TWX 910-925-4026 WASHINGTON WASHINGTON Northwest Marketing Assoc. 12835 Bellevue-Redmond Rd. Suite 203E Bellevue, WA 98005 206/455-5846 TWX 910-443-2445 WISCONSIN Carlson Electronic Sales Northbrook Executive Ctr. 10701 West North Ave. Suite 209 Milwaukee, WI 53226 414/476-2790 TWX 910-222-1819 CANADA CANADA Cantec Representatives Inc.\* 1573 Laperriere Ave. Ottawa, Ontario Canada K1Z 7T3 613/725-3704 TWX 610-562-8967 Cantec Representatives Inc. 83 Galaxy Blvd., Unit 1A (Rexdale) Toronto, Canada M9W 5X6 416/675-2460 TWX 610-492-2655 # U.S. AND CANADIAN DISTRIBUTORS ARIZONA Kierulff Electronics 4134 E. Wood St. Phoenix, AZ 85040 602/243-4104 WW 910/951-1550 Wyle Distribution Group 9155 North 24th Avenue Phoenix, Arizona 85021 602/249-2232 TWX 910/951-4282 CALIFORNIA Bell Industries 1161 N. Fair Calex Avenue Schrywele, 670 1161 N. Fair Calex Avenue Schrywele, 670 1161 N. Fair Calex Avenue Schrywele, 670 1161 N. Fair Calex 1162 1163 N. Fair Calex 1163 N. Fair Calex 1163 N. Fair Calex 1164 N. Fair Calex 1164 N. Fair Calex 1165 Ca COLORADO Kierulff Electronics 10890 E. 47th Avenue Denver, CO 80239 303/371-6500 TWX 910/932-0169 Wyle Distribution Group 6777 East 50th Ave. Commerce City, CO 80022 303/287-9611 CONNECTICUT Arrow Electronics 12 Beaumont Rd. Wallingford, CT 06492 203/285-7741 TWX 710/476-0162 Schweber Electronics Finance Drive Commerce Industrial Park Danbury, CT 06810 TWX 710/456-9406 FLORIDA Arrow Electronics 1001 N.W. 62nd St. St. Landerdale, FL 33309 306.778-7790 TWX 510.7955-9456 Arrow Electronics 115 Palm Bay Road, N.W. Suite 10 Bldg, 200 Palm Bay, FL 32905 306.725-148, 2005 306.725-148, 33515 Clearweter, 33515 Clearweter, 4514 TWX 810.7885-0436 Kleruff Electronics 3247 Tech Drive St. Petersburg, FL 33702 813/576-1966 TWX 810.7885-625 GEORGIA Arrow Electronics 2979 Pacific Ave. Norcross, GA 30071 404/449-8252 TWX 810/766-0439 Schweber Electronics 4126 Pleesantdels Roed Atlante, GA 30340 404/449-9170 ILLINOIS Arrow Electronics 482 Ldx A4248 482 Ldx A4248 484 A4248 5chaumburg, II. 60193 312/853-9424 881 Industries 3422 W. Touthy avenue Cheago, II. 60845 TWX 910/223-4519 Kierulff Electronics 1536 Lanmeier Elik Grove Yillinge, II. 60007 312/464-0200 TWX 910/222-0351 INDIANA Advent Electronics 8446 Mollor IN 48288 817/297-4910 TWX 810/341-3228 Ft. Weyne Electronics 8068 E. Maumee Ft. Weyne, IN 48803 219/423-3422 TWX 810/332-1562 Toneer/Indiana 6408 Castleplace Drive Indianapolis, IN 46280 317/489-7300 TWX 810/280-1794 IOWA Advent Electronics 682 58th Avenue Court South West Cedar Rapids, IA 52404 319/363-0221 TWX 910/525-1337 MASSACHUSETTES Kierulff Electronics 13 Fortune Drive Billierics, MA O18 20 Billierics, MA O18 20 Billierics, MA O18 20 Billierics, MA O18 20 TWX 710, 7380-1449 Lionex Corporation 1 North Avenue Burlington, MA O1803 617/272-9400 TWX 710/332-1387 Schweber Electronics 25 Wiggins Avenue Sedford, MA O1730 TWX 710/338-0286 20 Commerce Way Woburn, MA O1801 617/933-8130 TWX 710/393-6770 MARYLAND Arrow Electronics 4801 Benson Avenue Baltimore, MD 21227 301/247-5200 TWX 710/236-9005 Schweber Electronics 9218 Gaither Rd. Gaithersburg, MD 20760 301/840-5900 TWX 710/828-9749 MICHIGAN Arrow Electronics 3810 Varsity Drive Ann Arbor, MI 48104 313/971-8220 TWX 810-7223-6020 Schweber Electronics 33540 Schooleraft Road Livonia, MI 48150 313/525-8100 TWX 810-7242-2983 MINNESOTA Arrow Electronics 5251 W. 73rd Street Edina, MN 55435 612/830-1800 TWX 910/576-3125 Industrial Components 5229 Edina Industrial Bhd. Minnespolis, MN 55435 612/831-2866 TWX 910/576-3153 MISSOURI Olive Electronics 9910 Page Blvd. St. Louis, MO 63132 314/426-4500 TWX 910-7783-0720 Semiconductor Spec 3806 N. Ost. Trafficway Kansas City, MO 64116 816/452-3900 TWX 910-771-2114 NEW HAMPSHIRE Arrow Electronics 1 Perimeter Rd. Manchester, NH 03103 603/668-6968 TWX 710/220-1684 NEW JERSEY Arrow Electronics Pleasant Valley Avenue Pleasant Valley Avenue 90907 6094/235-1900 7007 100987-0829 Arrow Electronics 285 Midland Avenue Saddiebrook, NJ 07862 201/797-580 7007 100988-2206 Kieruff Electronics 3 Edison Place 201/875-6750 TWX 710/734-4372 Schweber Electronics 18 Medison Road Ferrifield, NJ 07700 201/227-7880 # U.S. AND CANADIAN DISTRIBUTORS NEW MEXICO Bell Industries 11728 Linn N.E. Albuquerque, NM 87123 505/292-2700 TWX 910-7989-0625 Arrow Electronics 2460 Alamo Ave. S.E. Albuquerque, NM 87106 505/243-4566 TWX 910-7989-1679 NEW YORK Arrow Electronics 900 Broad Hollow Rd. Farmingdale, Ll., NY 11735 516/, 964–9600 Arrow Electronics 7705 Mehtigan rive P. O. Box 370 Liverpool, NY 13098 315/652-1000 TWX 710/545-0230 Arrow Electronics 3000 S. Winton Road Rochester, NY 14623 716/275-303-4766 Arrow Electronics 2000 S. Winton Road Rochester, NY 14623 716/275-303-4766 Arrow Electronics 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287-484 210-287 TWX 510/222-3660 NORTH CAROLINA Arrow Electronics 938 Burke 5t. Winston Salem, NC 27102 919/725-8711 TWX 510/931-3169 Hammond Electronics 2923 Pacific Avenue Greensboro, NC 27406 919/275-6391 TWX 510/925-1094 OHIO Arrow Electronics 3100 Plainfield Road Kettering, OH 45432 513/253-917-811 TWX 810/489-1811 Arrow Electronics 10 Knoll Crest Dray 13 Knoll Crest Dray 13 Knoll Crest Dray 13 Knoll Crest Dray 14 Knoll Crest Dray 15 Knoll Crest Dray 15 Knoll Crest Dray 16 17 Knoll Crest Dray 16 Knoll Crest Dray 17 Knoll Crest Dray 17 Knoll Crest Dray 18 Cr OREGON Klenuff Electronics 4273 NW Science Park Fortland, OR 97227 503/641-9150 70W 910/467-8753 PENNSYLVANIA Schweber Electronics 101 Rock Road Horsham, PA 19044 215/441-0600 Arrow Electronics 4297 Greensburg Pike Suite 3114 Pittsburg, PA 15221 Pittsburg, PA 1524 142/782-2300 Fittsburgh, PA 1524 142/782-2301 79K 21322 10XX 710/795-3122 SOUTH CAROLINA Hammond Electronics 1035 Lown Des Hill Rd. Greenville, SC 29602 803/233-4121 TWX 810/281-2233 TEXAS Arrow Electronica 13715 Gamma Road 147386-7500 TWX 910-780-5377 Uality Components 10201 McKalls Suite D Austin, TX 78758 5112-835-0220 TWX 910-874-1377 Uality Components 4303 Alpha Road Dallie, TX 75240 TWX 910-7800-7845 126 Westline Houston, TX 77036 713-7772-7100 Schwaber Electronics 7420 Harwin Drive Houston, TX 77036 713-7784-3800 TWX 910-881-1109 UTAH Bell Industries 3639 W. 2150 South Salt Lake City, UT 84120 801/972-9699 TWX 910/925-5686 Kierulff Electronics 3695 W. 1987 South St. Salt Lake City, UT 84104 801/973-6913 WASHINGTON Kierulff Electronics 1005 Andover Park East Tukwila, WA 98188 206/875-4420 TWX 910/444-2034 Wyle Distribution Group 1750 132nd Avenue N.E. Bellevue, Washington 98005 206/453-8300 TWX 910/443-2526 WISCONSIN Arrow Electronics 434 Rawson Avenue Oak Creek, WI 53154 414/764-6800 TWX 910/262-1193 Kieruff Electronics 2212 E. Moreland Blvd. Waukesha, WI 53186 414/784-8180 TWX 910/262-3653 CANADA Preloc Electronics 2767 Thames Gate Drive Mississauge, Ontario Toronio L47 1GS Mississauge, Ontario Toronio L47 1GS Mississauge, Ontario Toronio L47 1GS Mississauge, 2014 2 ### INTERNATIONAL MARKETING OFFICES EUROPEAN HEAD OFFICE Mostek International 150 Chaussee de la Hulpe Belgium (32) 2 6606924 Telex - 846 62011 MKBRU B FRANCE Mostek France S.A.R.L. 30, Rue de Morvan Silic 505 94623 Rungis Cedex (33) 1 6873414 Telex - 842 204049 MKFRÄNF F GERMANY Mostek GmbH Talstrasse 172 7024 Filderstadt 1 (Bernhausen) (49) 711 701045 Telex - 841 7255792 MKD Mostek GmbH 2085 Quickborn/Hamburg (49) 40 41062077/2078 Telex - 841 1213685 MKHA D Mostek GmbH Zaunkoenigstrasse 18 D-8021 Ottobrunn (49) 89 6091017-19 Telex - 841 5216516 MKMU D Mostek Italia S P A Via G. da Procida, 10 I-20149 Milano (39) 2 3185337 or 3492696 Telex - 843 333601 MOSTEK I JAPAN Sanyo Bidg 3F 1-2-7 Kita-Aoyama Minato-Ku, Tokyo 107 (81) 3 4047261 \*Telex 781 23686 J23686 MOS.JAOY SWEDEN Mostek Scandinavia AB Magnusvagen 1 S-175 31 Jarfalla (46) 758-343-38 Telex - 854 12997 MOSTEK S UNITED KINGDOM Mostek U.K. Ltd. Masons House, 1-3 Valley Drive, Kingsbury Road, London, NW9 (44) 1 2049322 Telex - 851 25940 MOSTEK G # INTERNATIONAL SALES REPRESENTATIVES/DISTRIBUTORS ARGENTINA Rayo Electronics S.R.L. Belgrano 990, Pisos 6y2 1092 Buenos Aires (38)-1779, 37-9476 Telex - 122153 AUSTRALIA AUSTRALIA Amtron Tyree Pty Ltd. 176 Botany Street Waterloo, N.S.W. 2017 (61) 69-89-666 Telex - 25643 AUSTRIA Transistor-Vertriebs GmbH Auhofstrasse 41 A A-1130 Vienna (43) 222-829.45.12 Telex - 13738 RRASII Rua da Consolação, 867 Conj. 31 01301 Sao Paulo (55) 11-257.35.35/258.43.25 Telex - 1130869 BELGIUM Sotronic 14, Rue Pere de Deken B-1040 Brussels (32) 2-736.10.07 Telex - 25141 DENMARK Semicap APS Gammel Kongevej 184.5 DK-1850 Copenhagen (45) 1-22.15.10 Telex - 15987 FINLAND S.W. Instruments Karstulantie 4 B SF-00550 Helsinki 55 (358)-0-73.82.65 Telex - 122411 FRANCE 4. Rue Barthelemy F-92120 Montrouge (33) 1-735.33.20 Telev - 204534 SCAIB 80 Rue d'Arcuil SILIC 137 F-94150 Rungis Cedex (33) 1-687.23.12 GERMANY Schillerstrasse 14 D-2085 Quickborn (49) 4106-61.22.95 Telex - 213.590 Dr Dohrenberg Bayreuther Strasse 3 D-1 Berlin 30 (49) 30-213.80.43 Telex - 184860 Raffel-Electronic GmbH Lochnerstrasse 1 D-4030 Ratingen (49) 2102-280.24 Telex - 8585180 Siegfried Ecke Konigsberger Strasse 2 D-6120 Michelstadt (49) 6061-2233 Telex - 4191630 Matronic GmbH Lichtenberger Weg 3 D-7400 Tubingen (49) 7071-24.43.31 Telex - 726.28.79 Dema-Electronic GmbH Blutenstrasse 21 D-8 Munchen 40 (49) 89-288018 Telex - 28345 HONG KONG Cet Limited 1402 Tung Wah Mansion 199-203 Hennessy Road Wanchai, Hong Kong (5)-72.93.76 Telex - 85148 ISRAEL Telsys Limited 54 Jabotinsky Road Ramat-Gan 52462 (972) 73.98.65 72.23.62 Telex - 32392 ITALY Comprel S.r.L. Viale Romagna, 1 I-20092 Cinisello Balsamo (39) 2-928.08.09/928.03.45 Systems Marketing, Inc. 4th Floor, Shindo Bldg. 3-12-5 Uchikanda. Chiyoda-Ku, Tokyo, 100 (81) 3-254.27.51 Telex - 25761 Teijin Advanced Products Corp. Teijin Advanced Produ 1-1 Uchisaiwai-Cho 2-Chome Chiyoda-Ku Tokyo, 100 (81) 3-506.46.73 Telex - 23548 KOREA Vine Overseas Trading Corp. Room 303-Tae Sung Bldg. 199-1 Jangsa-Dong Jongro-Ku Seoul (26)-1663, 25-9875 Telex - 24154 TH. NETHERLANDS Nijkerk Elektronika BV Drentestraat 7 1083 HK Amsterdar (020.) 428. 933 Telex 11625 NEW ZEALAND E.C.S. Div. of Airspares P.O. Box 1048 Airport Palmerston North (77)-047 Telex - 3766 NORWAY Hefro Tekniska A/S Postboks 6596 Rodelkka Oslo 5 (47) 2-38.02.86 Telex - 16205 SOUTH AFRICA Radiokom P.O. Box 56310 Pinegowrie 2123. Telex - 8-0838 SA SWEDEN Interelko AB Strandbergsg. 47 S-11251 Stockholm (46) 8-13.21.60 SPAIN Comelta S.A. Cia Electronica Tecnicas Aplicadas Consejo de Ciento, 204 Barcelona 11 (34) 3-254.66.07/08 Telex - 51934 SWITZERLAND Memotec AG CH-4932 Lotzwil (41) 63-28.11.22 TAIWAN Dynamar Taiwan Limited P.O. Box 67-445 2nd Floor, No. 14, Lane 164 Sung-Chiang Road 5418251 Telex - 11064 UNITED KINGDOM Celdis Limited 37-39 Loverock Road Reading Berks RG 31 ED (44) 734-58.51.71 Telex - 848370 Distronic Limited 50-51 Burnt Mill Elizabeth Way, Harlow Essex CM 202 HU (44) 279-32 497/39 701 Telex - 81387 A.M. Lock Co., Ltd Neville Street. Chadderton, Oldham, Lancashire (44) 61-652 04 31 Telex 669971 Pronto Electronic Systems Ltd 645 High Road, Seven Kings, llford. Fesev IG 38 RA (44) 1-599.30.41 Telex - 24507 YUGOSLAVIA Chemcolor Inozemma Zastupstva Proleterskih brigada 37-a 41001 Zagreb (41)-513.911 Telex - 21236 # 1980 INDUSTRIAL PRODUCTS DATA BOOK # TOP OCTAVE FREQUENCY GENERATOR # MK50240/1/2 ## **FEATURES** - ☐ Single Power Supply - □ Broad Supply-Voltage Operating Range - □ Low Power Dissipation - ☐ High Output-Drive Capability - ☐ MK 50240 50% Output Duty Cycle MK 50241 — 30% Output Duty Cycle MK 50242 — 50% Output Duty Cycle The MK 50240 is one of a family of ion-implanted, P-channel MOS synchronous frequency dividers. Each output frequency is related to the others by a multiple $12\sqrt{2}$ providing a full octave plus one note on the equal-tempered scale. Low threshold-voltage enhancement-mode, as well as depletion-mode devices, are fabricated on the same chip allowing the MK 50240 family to operate from a single, wide-tolerance supply. Depletion-mode technology also allows the entire circuit to operate on less than 600mW of power. The circuits are packaged in 16-pin dual-in-line packages. RFI emanation and feed-through is minimized by placing the input clock between the VDD and VSS pins. Internally, the layout of the chip isolates the output buffer circuitry from the divisor circuit clock lines. Also, the output buffers limit the minimum rise-time under no load conditions to reduce the RF harmonic content of each output signal. # **FUNCTIONAL DIAGRAM** # PIN CONNECTIONS III FREQUENCY GENERATOR # **ABSOLUTE MAXIMUM RATINGS** | Voltage on any pin relative to VSS | 3V to -20V | |------------------------------------|-------------| | Operating Temperature (Ambient) | .0℃ to 50℃ | | Storage Temperature (Ambient) | °C to 100°C | # **RECOMMENDED OPERATING CONDITIONS** $(0 \, \mathcal{C} \leq T \, A \leq 50 \, \mathcal{C})$ | | PARAMETER | MIN | TYP | MAX | UNITS | FIGURE | |-----------------|----------------|-------|-------|-------|-------|--------| | V ss | Supply Voltage | 0 | | 0 | V | | | V <sub>DD</sub> | Supply Voltage | -11.0 | -15.0 | -16.0 | | | # **ELECTRICAL CHARACTERISTICS** $(0^{\circ}C \leq T_A \leq 50^{\circ}C; V_{SS} = 0, V_{DD} = -11 \text{ to } -16V \text{ unless otherwise specified})$ | | PARAMETER | MIN | TYP | MAX | UNITS | FIGURE | |------------------------------------|----------------------------------------------------------------------------|-----------------------|----------|-----------------|--------|---------------------| | V <sub>IL</sub> | Input Clock, Low | 0 | | -1.0 | ٧ | FIG. 1 | | V <sub>IH</sub> | Input Clock, High | V <sub>DD</sub> + 1.0 | | V <sub>DD</sub> | ٧ | | | f <sub>I</sub> | Input Clock Frequency | 100 | 2000.240 | 2500 | kHz | | | t <sub>r</sub> ,t <sub>f</sub> | Input Clock<br>Rise & Fall Times<br>10% to 90% @ 2.5 MHz | | | 30 | nsec | FIG. 1 | | t <sub>on</sub> , t <sub>off</sub> | Input Clock<br>On and Off Times<br>@ 2.5 MHz | | 200 | | nsec | FIG. 1 | | Cı | Input Capacitance | | 5 | 10 | pF | | | V <sub>OH</sub> | Output, High @<br>0.70 mA | V <sub>DD</sub> + 1.5 | | V <sub>DD</sub> | V | FIG. 2 | | V <sub>oL</sub> | Output, Low @<br>0.75 mA | V <sub>ss</sub> - 1.0 | | V <sub>ss</sub> | ٧ | FIG. 2 | | t <sub>ro</sub> , t <sub>fo</sub> | Output Rise & Fall<br>Times, 500 pF Load | 250 | | 2500 | nsec | FIG. 3 | | t <sub>on</sub> , t <sub>off</sub> | Output Duty Cycle<br>MK 50240P & MK<br>50242P<br>MK 50241P<br>(Pin 16 50%) | | 50<br>30 | | %<br>% | | | I <sub>DD</sub> | Supply Current | | 24 | 37 | mA | outputs<br>unloaded | # **INPUT CLOCK WAVEFORM** Figure 1 Figure 2 # **OUTPUT SIGNAL D. C. LOADING** ISINK VS VOUT I SOURCE VS V OUT $\bigotimes$ SINK CURRENT FROM CHIP V<sub>SS</sub> - (CURRENT OVERLOAD AREA) # 1980 INDUSTRIAL PRODUCTS DATA BOOK # MOS DIGITAL ALARM CLOCK # MK50250 Series ### **FEATURES** - □ Single-Voltage Power Supply - □ Intensity Control - ☐ Simple Time Setting - ☐ 4-or 6-Digit Display - ☐ AM/PM and Activity Indicator - ☐ Selectable Input Frequency and Output Mode MK 50250 — 12 hr/60Hz or 24 hr/50Hz MK 50253 — 12 hr/50Hz or 24 hr/50Hz MK 50254 — 12 hr/60Hz or 24 hr/60Hz □ 24 Hr. Alarm □ Snooze Alarm ### DESCRIPTION The MK50250 is a versatile MOS/LSI clock circuit manufactured by Mostek using its depletion-mode, ion implantation process and P-channel technology. The circuit can be used to construct a digital alarm clock with the addition of only a simple power supply, display, and standard interfacing components. (See Typical Circuit Configuration). The circuit is compatible with 4- or 6-digit seven-segment multiplexed displays. An AM/PM and circuit activity signal is generated by the chip. The alarm operates in a 24-hour mode, which allows the alarm to be disabled and immediately reenabled to activate 24 hours later. The snooze inhibits an activated alarm for 10 minutes. # PIN CONNECTIONS IV DIGITAL ALARM CLOCK # **FUNCTIONAL DIAGRAM** # ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE—AIR TEMPERATURE RANGE Operating Free-Air Temperature Range......0°C to 55°C Storage Temperature Range ......—40°C to + 100°C # RECOMMENDED OPERATING CONDITIONS (0 $^{\circ}$ C $\leq$ T $_{\scriptscriptstyle A}$ $\leq$ 55 $^{\circ}$ C) | PARAMETER | MIN | MAX | UNITS | NOTES | |----------------------------------------------------|-------------------------------|----------------------------------------------|----------------|-------| | Operating Voltage V DD Relative to V SS | -18.0 | -9.0 | volts | 9 | | Input Logic Levels "1" Logic Level "0" Logic Level | V <sub>ss</sub> -0.3<br>-18.0 | V <sub>ss</sub> +0.3<br>V <sub>DD</sub> +0.5 | volts<br>volts | 1, 2 | # ELECTRICAL CHARACTERISTICS (9V $\leq$ V $_{SS}$ - V $_{DD} \leq$ 18V, 0 $^{\circ}$ C $\leq$ T $_{A}$ $\leq$ 55 $^{\circ}$ C) | PARAMETER | MIN | MAX | UNITS | NOTES | |----------------------------------------------------------------------------|--------------|-------------|--------------------------|--------| | Output Current $S_A - S_G, D_G - D_1$ $"1" Logic Level'$ $"0" Logic Level$ | 0.5 | | mA | 3<br>4 | | Alarm Output Current "1" Logic Level "0" Logic Level | 0.5<br>-5.0 | | mA<br>μA | 3 5 | | Supply Current, I DD | | 10 | mA | 8 | | Input Current<br>Tens Min Set, Hours Set<br>Hours/Hz Select | 50<br>5<br>5 | 1000<br>100 | μ <b>Α</b><br>μ <b>Α</b> | 6 | | Alarm Enable, Snooze<br>50/60 Hz Input, Display Enable | 5<br>-15 | 100<br>-200 | μ <b>Α</b><br>μ <b>Α</b> | 7 | Output voltage equal to VDD +4.0 volts. For power-up clear, capacitance to Vss must not exceed 20pF. Pull-up device provided on 50/60 Hz input. 6. 7. 8. Outputs open. Pins 16 and 20 may be tied to V<sub>SS</sub> or left floating. <sup>Notes: 1. 50/60 Hz Input has 3 volts of hysteresis for noise protection. 2. "Display Mode" and "Intensity" are three-state inputs which will self-seek third state if left open. 3. Output voltage equal to V<sub>SS</sub>-2.0 volts. 4. Open-drain output.</sup> ### **OPERATION** The MK 50250 requires a single power supply with a voltage range from $9V \le V_{SS} - V_{DD} \le 18$ . A Three-State Input is one of the features which MOSTEK has employed on the MK 50250 to reduce system expense and simplify operation for the consumer. By switching Display Mode to one of three possible states the mode of operation is as follows: | Display Mode Input | Mode | |------------------------------|---------------| | V <sub>ss</sub> | Alarm Set | | Open | Real Time | | V <sub>DD</sub> | Count Inhibit | | n in the Alarm Set mode, the | alarm time is | When in the Alarm Set mode, the alarm time is displayed and may be altered using the time set procedure (see setting). In the Real Time mode, the real time is displayed and may also be altered using the same procedure. Count inhibit halts the counting of the clock. The display shows the halted time and may be altered by the time set procedure. The display outputs of the MK 50250 require the use of seven-segment displays which can be multiplexed. The scanning oscillator is completely internal and requires no external components. As can be seen in the timing diagram, each digit is on 14.29% of the time required to scan all 6 possible digits when the intensity mode switch is on bright. The Intensity Control Input provides the following degrees of display intensity: | Intensity Control Input | Mode | Duty Cycle | |-------------------------|--------|------------| | V <sub>ss</sub> | Bright | 14.29% | | Open | Medium | 7.20% | | V DD | Dim | 2.60% | The intensity can be controlled either manually or automatically (see "Automatic Intensity Control" diagram). The display can be blanked by connecting the Display Enable input to VDD. Leaving this pin open allows internal pull-up to VSS which enables the display. This feature allows the display to be time shared with other information. When power is initially applied, both real time and alarm time will be at 12:00:00 midnight in the 12 hr. mode and 00:00:00 in the 24 hr. mode. Time keeping begins when Hrs. Set and Tens Min. set are simultaneously taken to Vss. The units minutes digit can be advanced at a 2 Hz rate by connecting both the Hours Set pin and the Tens Minute Set pin to Vss. This also resets seconds to zero. The Tens Minute digit will advance at a 2 Hz rate when the Tens Minute Set pin is connected to Vss. The hours digit will be advanced by connecting the Hr. Set pin to Vss. The carry from one digit to the next more significant digit does not occur so setting should be performed from the least significant digit to the most significant. Both pins have internal pull-down resistors and can either be left open or tied to VDD when not being used. The chip can be used with either a 4- or 6-digit display. If digits D1 and D2 are not used to display seconds and tens of seconds, the user is unable to tell if the circuit is active until the minutes digit changes. In order to more quickly determine clock activity, a colon or other indicator can be flashed at a 1 Hz rate by connecting D1 to Vss. D2 can then be used to drive the colon or activity indicator. The D2 output used in this mode occurs during D4 and D5 time so that the decimal point for digits D4 and D5 can be used as a colon. ### OPTIONAL ACTIVITY INDICATOR AND TIMING The AM/PM output operates with an 85% duty cycle at full intensity and conducts to $\rm V_{\rm es}$ for PM indication. If a "brown out" occurs, the AM/PM indicator will flash at a 1 Hz rate to signify an incorrect display time. This low power indication continues until proper power is restored and the clock is reset. The Hours/Hz Select input is provided with an internal pulldown resistor to VDD. The options available are as follows: | <u>Part</u> | Hours/Hz | Mode | |-------------|--------------------------------------------|----------------------------------| | 50250 | Open or V <sub>DD</sub><br>V <sub>SS</sub> | 60Hz - 12 Hrs.<br>50Hz - 24 Hrs. | | 50253 | Open or V <sub>DD</sub><br>V <sub>SS</sub> | 50Hz - 12 Hrs.<br>50Hz - 24 Hrs. | | 50254 | Open or V <sub>DD</sub><br>V <sub>SS</sub> | 60Hz - 12 Hrs.<br>60Hz - 24 Hrs. | The Alarm Enable pin enables the alarm when connected to Vss. If it is left open, it will disable the alarm due to an internal pull-down resistor to Vdd. When alarm occurs it may be disabled and immediately re-enabled and will activate 24 hours later at the alarm time. The output tone will be in the range of 400-600 Hz, and has a 1/6 duty cycle which conducts to Vss 50% of the time at a 1 Hz rate. The Snooze feature will temporarily turn off an activated alarm signal to allow an additional 10 minutes sleep. Momentarily connecting snooze to Vss will activate the snooze. If left open, an internal pull-down resistor to VDD will maintain the snooze feature inoperative. ### ALARM OUTPUT # **AUTOMATIC INTENSITY CONTROL** # 1980 INDUSTRIAL PRODUCTS DATA BOOK # SIX DECADE COUNTER / DISPLAY DECODER # MK50395/6/ ## **FEATURES** Single power supply Schmitt Trigger on the count input Six decades of synchronous up/down counting Look-ahead carry or borrow Loadable counter П Loadable compare register with comparator output Multiplexed BCD and seven-segment outputs Internal scan oscillator Direct LED seament drive Interfaces directly with CMOS logic Leading zero blanking MK 50396 programmed to count time: 99 hrs. 59 min. 59 sec. MK 50397 programmed to count time: 59 min. 59 sec. 99/100 sec. # **DESCRIPTION** The MK 50395 is an ion-implanted, Pchannel MOS six-decade synchronous up/down counter/display driver with compare register and storage latches. The counter as well as the register can be loaded digit-by-digit with BCD data. The counter has an asynchronous-clear function. Scanning is controlled by the scan oscillator input which is self-oscillating or can be driven by an external signal. The six-decade register is constantly compared to the state of the six-decade counter and when both the register and the counter have the same content, an EQUAL signal is generated. The contents of the counter can be transferred into the 6-digit latch which is then multiplexed from MSD to LSD in BCD and 7-segment format to the output. The seven-segment decoder incorporates a leading-zero blanking circuit which can be disabled by an external signal. This device is intended to interface directly with the standard CMOS logic families. The MK 50396 and MK 50397 operate identically to the MK 50395 except that two digits in each were reprogrammed to provide divide by six circuitry instead of divide by ten. The MK 50396 is well suited for industrial timer applications while the MK 50397 is best suited for stop watch or realtime computer clock applications. ### PIN CONNECTIONS FIGURE 1 #### **OPERATIONS:** #### SIX-DECADE COUNTER, LATCH The six-decade counter is synchronously incremented or decremented on the positive edge of the count input signal. A Schmitt trigger on this input provides hysteresis for protection against both a noisy environment and double triggering due to a slow rising edge at the count input. The count inhibit can be changed in coincidence with the positive transition of the count input; the count input is inhibited when the count inhibit is high. The counter will increment when the up/down input is high (VSS) and will decrement when the up/down input is low. The up/down input can be changed $0.75~\mu s$ prior to the positive transition of the count input. The clear input is asynchronous and will reset all decades to zero when brought high but does not affect the six-digit latch or the scan counter. As long as the store input is low, data is continuously transferred from the counter to the display. Data in the counter will be latched and displayed when the store input is high. Store can be changed in coincidence with the positive transition of the count input. The counter is loaded digit-by-digit corresponding to the digit strobe outputs. BCD thumb wheel switches with four diodes per decade connected between the digit strobe outputs and the BCD inputs is one method to supply BCD data for loading the counter decades. The load counter pulse must be at VSS 2 microseconds prior to the positive transition of the digit strobe of the digit to be loaded. The load counter pulse may be removed after the positive transition of the digit strobe since the chip internally latches this signal. The BCD data to be loaded must be valid through the negative transition of the digit strobe. #### INPUTS, OUTPUTS The seven segment outputs are open drain and capable of sourcing 10mA average current per segment over one digit cycle. Segments are on when at Vss. The Carry, Equal, Zero, BCD and digit strobe outputs are push-pull and are on when at Vss. All inputs except Counter BCD, Register BCD, and SCAN inputs are high-impedance CMOS compatible. Three basic outputs originate from the counter: Zero output, Equal output, and Carry output. Each output goes high on the positive- (VSS) going edge of the count input under the following conditions: The Zero output goes high for one count period when all decades contain zero. During a load counter operation the zero output is inhibited. The Equal output goes high for one count period when the contents of the counter and compare register are equal. The equal output is inhibited by a load counter or load register operation, which lasts until the next interdigit blanking period following a negative transition of Load Counter or Load Register. The Carry output goes high with the leading edge of the count input at the count of 000000 when counting up or at 999999\* when counting down and goes low with the negative going edge of the same count input. A count frequency of 1 MHz can be achieved if the Equal output, Zero output and Carry output are not used. These outputs do not respond at this frequency due to their output delay, as illustrated on the timing diagram, Figure 3. #### SIX-DECADE COMPARE REGISTER The register is loaded identically as described in the load counter paragraph. The register may be loaded independently of the counter. However, the Clear input will not remove the register contents. Contents of the register are not displayed by the BCD or seven-segment outputs. #### **BCD & SEVEN-SEGMENT OUTPUTS** BCD or seven-segment outputs are available. Digit strobes are decoded internally by a divide-by-six Johnson counter. This counter scans from MSD to LSD. By bringing the SET input low, this counter will be forced to the MSD decade count. During this time, the segment outputs are blanked to protect against display burn out. BCD outputs are valid for MSD when SET is low. Applying Vss to SET allows normal scan to resume. Digit 6 output is active (Vss) until the next scan clock pulse brings up the digit 5 output. The segment outputs and digit strobes are blanked during the interdigit blanking time. Leading zero blanking affects only the segment outputs. This option is disabled by bringing the LZB input high. Typically, the interdigit blanking time is 5 to 25 microseconds when using the internal scan oscillator. BCD output data changes at the beginning of the interdigit blanking time. Therefore, the BCD output data is valid when the positive transition of a digit output occurs. #### **SCAN OSCILLATOR** The MK 50395 has an internal scan oscillator. The frequency of the scan oscillator is determined by an external capacitor between VSS or VDD and the scan input. The wave form present on the scan oscillator input is triangular in the self-oscillate mode. An external oscillator may also be used to drive the scan input. In the internal drive mode, the interdigit blanking time will be the sum of the negative dwell period of the external oscillator and the normal self-oscillate blanking time (5 $\rightarrow$ 25 $\mu sec). Display brightness can be controlled by the duty cycle of the external scan oscillator.$ Typically, the scan oscillator will oscillate at the following frequencies with these nominal capacitor values from VSS to the Scan input: | Min | Max | | |-------|--------|--------| | 820pF | 1.4kHz | 4.8kHz | | 470pF | 2.0kHz | 6.8kHz | | 120pF | 7.0kHz | 20kHz | #### ABSOLUTE MAXIMUM RATINGS | Voltage on Any Terminal Relative to V <sub>ss</sub> | +0.3V to -20V | |-----------------------------------------------------|-----------------| | Operating Temperature Range (Ambient) | 0°C to +70°C | | Storage Temperature Range (Ambient) | -40°C to +100°C | #### MAXIMUM OPERATING CONDITIONS | | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|-------------------------------------------|-----|----------------------|-------|-------| | T <sub>A</sub> | Operating Temperature | 0 | 70 | °C | | | V <sub>ss</sub> | Supply Voltage (V <sub>DD</sub> = 0V) | 10 | 15 | ٧ | | | Iss | Supply Current | | 30 | mA | 1 | | B <sub>V</sub> | Break-Down Voltage (Segment only @ 10 μA) | | V <sub>ss</sub> – 26 | V | | | P <sub>D</sub> | Power Dissipation | | 670 | mW | 2 | ELECTRICAL CHARACTERISTICS (VDD = 0V, VSS = + 10.0V to + 15.0V, 0°C $\leq$ Ta $\leq$ 70°C) Static Operating Conditions | | PARAMETER | MIN | MAX | UNITS | NOTES | |-------------------|--------------------------------------------------|--------------------|-----------------|----------|--------| | VIL | Input Low Voltage, "0" | V <sub>DD</sub> | 20% of Vss | V | | | V <sub>IH</sub> | Input High Voltage, "1" | V <sub>SS</sub> -1 | V <sub>ss</sub> | V | 3 | | V <sub>oL</sub> | Output Voltage "0" @ 30 μ Α | | 20% of Vss | V | 4 | | V <sub>oh</sub> | Output Voltage "1" @ 1.5 mA | 80% of Vss | | V | 4 | | I <sub>OH</sub> | Output Current "1" digit strobes segment outputs | 3.0<br>10.0 | | mA<br>mA | 5<br>6 | | I <sub>SCAN</sub> | Scan Input Pullup Current @ 0V | | 5.5 | mA | | | SCAN | Scan Input Pulldown<br>Current @ 15V | 2 | 40 | μΑ | | | I SET | SET Input Pullup Current @ 0V | 5 | 60 | μА | | #### NOTES: Iss with inputs and outputs open at 0°C 28mA at 25°C and 25mA at 70°C. This does not include segment current. Total power per segment must be limited so as not to exceed power dissipation of package. (AJA = 100°C/Watt) All outputs loaded. All outputs loaded. MIN VIH from RA RB RC R0 CA CB CC CD inputs is Vss -2.5V. Those inputs have internal pulldown resistors to VDD. This applies to the push-pull CMOS compatible outputs. Does not include digit strobes or segment outputs. For VOUT = Vss -2.0 volts. Average value over one digit cycle. For VOUT = Vss -3.0 volts. Average value over one digit cycle. #### **Dynamic Operating Conditions** | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------|-----------------------------|---------------------|------|-------|-------| | f <sub>CI</sub> | Count Input Frequency | 0 | 1.00 | MHz | 7, 8 | | f <sub>SI</sub> | Scan Input Frequency | 0 | 20 | kHz | | | t <sub>CPW</sub> | Count Pulse Width | 400 | | ns | 9 | | t <sub>SPW</sub> | Store Pulse Width | 2.0 | | μs | | | t <sub>SS</sub> | Store Setup Time | 0 | | μs | 10 | | t <sub>CIS</sub> | Count Inhibit<br>Setup Time | 0 | | μs | 10 | | t <sub>UDS</sub> | Up/Down Setup<br>Time | - 0.75 | | μs | 10 | | t <sub>CPW</sub> | Clear Pulse Width | 2.0 | | μs | 10 | | t <sub>CS</sub> | Clear Setup Time | - 0.5 | | μs | 10 | | t <sub>OA</sub> | Zero Access Time | | 3.0 | μs | 10 | | t <sub>OH</sub> | Zero Hold Time | | 1.5 | μs | 10 | | t <sub>CA</sub> | Carry Access Time | | 1.5 | μs | 10 | | t <sub>CH</sub> | Carry Hold Time | | 0.9 | μs | 11 | | t <sub>EA</sub> | Equal Access Time | | 2.0 | μs | 10 | | t <sub>EH</sub> | Equal Hold Time | | 1.5 | μs | 10 | | t_ | Load Time | 1/6 f <sub>si</sub> | | | | Measured at 50% duty cycle If Carry, Equal, or Zero outputs are used, the count frequency win be limited by their respective output times. The count pulse width must be greater than the carry access time when using the carry output. The positive edge of the count input is the t O reference. Measured from negative edge of count input. NOTES: 7 8 9 10 11 ## LOADING COUNTER, REGISTER (1 DIGIT) FIGURE 4 MOSTEK'S SIX-DECADE COUNTER/DISPLAY TOTALIZER ## Application Information Using Mostek's Six-Decade Counter/Display Totalizer The MOSTEK MK 50395 has been developed, after careful counter application analysis, as a counting system for most needs. The functional diagram shows that the system consists of six synchronous, up-down decade counters with a data store and an auxiliary storage register that may be compared with the counter value. The circuit is relatively insensitive to power supply variation, and can interface with CMOS logic using power supplies in the 10-to 15-volt range. Counting speeds up to 1.0 MHz are permissable and the circuits are readily cascaded. Positive logic, i.e., logic 1 is the more positive level, is used in the following description: #### THE COUNTER The positive-going edges of a pulse train at the COUNT input (pin 36) are standardized by an internal monostable to a fixed pulse width, thereby giving only a minimum value to the time for which the input pulse must stay high. This pulse is applied synchronously to the six decades and, if the UP/DOWN input is a logic 1, the counters will be incremented. If at logic 0, then the counters will be decremented. At any time, the value in the counter will be set back to zero if the CLEAR COUNTER input goes to a logic 1 for 2 $\mu s$ or longer. This resetting action occurs whether or not there is a counting input pulse train. In addition to resetting, it is also possible to preset any desired value into the counter. This is done sequentially, decade-by-decade, under control of the LOAD COUNTER command, in the following manner. If LOAD COUNTER is taken to logic 1 a minimum of 2 microseconds prior to the positive transition of the digit output of the digit being loaded, the chip will latch this command and the BCD data presented to the counter will be loaded on the negative transition of the digit strobe. It is thus possible to load each of the 6 counters individually, if required. While the counter is being loaded, the counter ing input is inhibited. Internally, the load counter command is synchronized to the scan oscillator. Thus, if load counter is brought to a logic zero in the middle of a digit strobe, the counter will remain inhibited until the next interdigit blanking time. A separate COUNT INHIBIT control is provided to stop the applied count inputs from being accepted while this signal is a logic 1. The counter section has two control outputs, a CARRY from the most significant decade and a ZERO SIGNAL that indicates when the counter contents are zero. These signals are suppressed during LOAD COUNTER operations to avoid a spurious output being given during a counter presetting operation. #### COMPARISON AND REGISTER The six-digit storage register may be preset to any value by bringing the LOAD REGISTER signal to logic 1. The presetting sequence is exactly the same as for the counter. The value on the REGISTER BCD INPUTS is loaded decade-by-decade by the six digit signals in the order "most significant" (digit 6) to "least significant" (digit 1). The outputs of this register are compared continuously with the value currently in the counter. This comparison is made in parallel and not decade-by-decade. When the two values are the same, an EQUAL signal is given. However, during presetting of the counter the CARRY, ZERO and EQUAL signals are inhibited so that no false, intermediate comparison result is given. Since the counter and the register have separate BCD inputs, both may be preset simultaneously if desired. The value held in the register can only be altered by the BCD inputs. The Count Input is not inhibited during load register operations. #### DIGIT SCANNING AND OUTPUT FUNCTIONS The digit scan counter is timed from an internal oscillator which may be driven externally from the SCAN input. A capacitor attached from $V_{\rm SS}$ to this pin will determine the scan frequency when external logic drive to this pin is not used. Intenal circuitry gives a fixed delay to the DIGIT OUTPUT signal to ensure that there is a gap between each digit strobe so that a "ghosting" effect in a displayed output due to the storage time of external display driver transistors is eliminated. This is the interdigit blanking time. Typically, this time can range from 3 to 10 microseconds. #### LOAD COUNTER, REGISTER TIMING the SET input is used to force the digit strobe counter to the digit 6 position for purposes of synchronizing the counter output. The digit counter outputs are gated by the interdigit blanking period and appear as DIGIT STROBE OUTPUTS. The counter outputs are not directly multiplexed but are buffered by a 6-digit latch controlled by the STORE command. The out-puts of the latch go directly to the output multiplexer. Thus, when the STORE signal is at logic 0, the counter contents are directly available, but as soon as STORE goes to logic 1, the value present as the signal changed is retained and subsequent changes in counter value are ignored. The contents of the store are read out, digit-by-digit — the scan counter again performs this function in the order most-significant to leastsignificant — and appear on BCD OUT pins. The four bits in each BCD digit are encoded simultaneously to seven-segment code and appear as SEGMENTS OUT and can be used to drive a suitable 7-segment display. The SET operation will also turn off these seven outputs, blanking the display, as well as setting the digit counter to digit 6. This is to prevent possible destruction of an LEDtype display when SET is a prolonged signal. Frequently it is required to display only significant numbers, in which case taking the LZB control to a logic 0 will blank the leading zeros in the sevensegment output. #### INTERFACING WITH THE MK 50395 The wide range of power supply, 10.0 - 15.0 volts, makes the counting system particularly suitable for interfacing with CMOS logic. - A. Segment output these transistors can source 10 mA from the Vss supply. There is no internal pull-down to VDD when the transistor is turned off. These transistors are capable of driving small LED displays directly via series recistors. - B. Digit outputs a push-pull configuration is used here as the most suitable arrangement for driving both external logic and display drivers. These outputs supply 3.0 mA max from $V_{SS}$ and sink 30 $\mu$ A to $V_{DD}$ . When higher-power displays are used, the segment outputs should be buffered by an emitter follower in order to provide the extra current. The BCD OUTPUTS, EQUAL, ZERO and CARRY are also push-pull. Output drive capabilities are listed in the following table: | Segment Output<br>(Pins 4-10) | VOL | VOH VSS-3V at 10mA (average over one digit strobe cycle) | |-------------------------------------|---------------------------------------|----------------------------------------------------------| | Digit Outputs<br>(Pins 24-29) | VDD at no load<br>20% of Vss at 30 μA | V <sub>SS</sub> -2V at 3.0mA | | Equal/Zero/Carry<br>(Pins 23,39,38) | VDD at no load<br>20% of Vss at 30 μA | V <sub>SS</sub> -2V at 1.5mA | The following inputs, COUNT, STORE, UP/DOWN, COUNT INHIBIT, CLEAR, LZB, LOAD REGISTER have no internal current sources and must therefore be driven from sources that give correct logic 1 and 0 #### SEGMENT DRIVER #### **DIGIT DRIVER** #### DRIVING LED DISPLAYS DIRECTLY levels - open collector circuits, or switches without pull down resistors for example, may not be used. If any of the above functions are not required then those pins should be tied to the appropriate supply, that is to VSS for logic 1 and VDD for logic 0. SET has an internal transistor that pulls the pin to VSS if unconnected thus the driving circuit should be able to sink this current, approximately 60 $\mu$ A, when pulling the input to logic 0. The COUNTER BCD and REGISTER BCD inputs have two internal transistors one static and one switched as a precharge, that pull to VDD. The static current is < 350 $\mu$ A to VDD when the input is taken to VSS, the dynamic current from VSS is 1 mA while the transistor is on. The dynamic precharge ensures that even with the large capacitive loading and leakage current of a switch matrix at these pins, the correct data will be entered at the maximum digit scan frequency. An example of a switch matrix input illustrates this operation. Six binary-coded-decimal switches are used, one for each decade, the switches being enabled by the corresponding DIGIT STROBE output, with the paralleled switch outputs connected to the COUNTER (or REGISTER) BCD inputs. The DIGIT STROBE outputs are separated by the interdigit blanking time and it is only during this time that the precharge transistors at the BCD inputs are all pulled to logic 0 (V pp ). After this blanking time, the next DIGIT STROBE output will in its turn switch to logic 1 (only one out of six is ever on) and pull those BCD inputs selected by the switch and diode matrix to logic 1. This value is loaded into the corresponding register or counter stage, i.e. the switch matrix driven by DIGIT STROBE 6 will be loaded into MSD of the #### **BCD SWITCH MATRIX** register or counter. As the DIGIT STROBE switches back to logic 0, the next interdigit blanking time begins and the inputs are all pulled back to logic 0 again by the internal precharge. It is possible for the DIGIT STROBE outputs to drive both the switch matrix and a display. If the COUNTER & REGISTER BCD inputs are connected in parallel they may still be driven directly from the DIGIT STROBE outputs. ## SCAN FREQUENCY VS EXTERNAL CAPACITANCE Additional Capacitance on Pin 21 (pF) When the scan oscillator is free running, the SCAN input may use an external capacitor to set the scanning frequency to a particular value. The signal seen at the pin is a ramp determined by the capacitance, followed by a period clamped at $V_{SS}$ . This period clamped at $V_{SS}$ is determined by the internal oscillator and is the interdigit blanking period. During this time, the DIGIT STROBE outputs are all turned off. When the SCAN input is driven externally, this fixed interdigit period remains plus the time at which the synchronizing signal is at logic 0. To make the interdigit blanking time independent of the external synchronizing signal requires only the addition of a resistor and capacitor as shown on page 50. Referring to the External Drive To Scan Input drawing on page 50, time a is the interdigit blanking time. Time b should be greater than $2\mu s-a$ range of $2-5\mu s$ is suitable-and time c may be from infinity to $30\mu s$ . If time c is made too short, then the interdigit blanking circuit never resets itself and will stay at logic 0 and no DIGIT STROBE outputs will appear. #### **TYPICAL MK 50395 APPLICATIONS** #### BATCH CONTROL In many situations involving the metering of material, whether as a liquid, individual items or revolutions of a spindle, a two-step operation is required for better efficiency. The flow is started at the maximum speed and at a preset point before the end of the operation a signal is required to slow down and eventually stop the equipment. Such applications could be as diverse as filling sacks with cement or controlling the turns on a transformer bobbin. In the system shown on page 50, pressing the start switch allows the input to the D flip-flop to go to logic 1. This is clocked by DIGIT STROBE 6 so that a synchronous signal at least one complete scan counter cycle #### **EXTERNAL DRIVE TO SCAN INPUT** long is obtained. This signal is used as LOAD COUNT-ER and LOAD REGISTER, the two controls being tied in parallel for simultaneous loading. It does not matter how long the load signal is so long as it is at least one scan cycle long and changes synchronously with the scan signal. The two values representing total quantity and "slow-down" quantity are set on the digit switches and these values are loaded at the beginning of each cycle. Once the counter register loading is complete, a start signal is generated to set the equipment in operation. While the train of pulses representing the measured quantity is counted, the UP/DOWN control is in the down mode. Thus with two quantities at, let us say, 10,000 and 500 the counter starts off with 10,000 loaded and counts toward zero. When the counter reaches 500, an EQUAL signal is generated and this sets the signal controlling the brake. After a further 500 pulses, the counter reaches zero, an output on the ZERO pin resets the start flip flop and the equipment is brought to reset awaiting a new start signal. In such an operation the display outputs would probably not be used. This application can be extended by using the ZERO output to control the UP/DOWN input. The operation is identical but the start signal also sets a latch into the count down state. As ZERO is detected this latch is reset so that the counter mode is now up. Even with a braking facility there may be an "overrun" and the value now held in the counter and displayed is the extra quantity. The operator may now decide if this extra quantity is within the tolerance allowed for the job and to take whatever action is necessary. #### POSITIONAL MEASUREMENT Positional measurement can readily be made using this circuit. The six decades gives considerable ac- #### **BATCH CONTROL** curacy in one package. The two quadrature signals from a graticule-type displacement measurement system must be converted to count impulses and an UP/DOWN signal. If the measurement zero datum is in the middle of the measurement area then the following counting conditions arise: | Direction of Movement | Displayed sign<br>+ or –<br>of Datum | Count<br>direction | | |-----------------------|--------------------------------------|--------------------|------------| | RIGHT | _ | DOWN | ZERO DATUM | | RIGHT | + | UP | CROSSED | | LEFT | + | DOWN | ZERO DATUM | | LEFT | _ | UP | CROSSED | | | | ĺ | | Each time the zero datum is reached and each time the direction of movement is changed, the count direction must be changed. The value displayed thus represents the position either side of the zero datum. The storage register may be used as a means of limiting the travel of the measurement piece. If a value equal to the limit is loaded into the register, the EQUAL output may be used to give a warning that the limit is reached. It will have been noted from the delay of EQUAL and ZERO to the COUNT edge that ZERO has much longer propagation delay than the EQUAL output. In the event that the register is not used, it may be loaded with zeros — by giving a LOAD REGISTER command with the BCD inputs as zero—and the EQUAL output then used as zero detect. This has the advantage of increasing the system speed, for, although the counter can accept inputs up to 1.0 MHz, the propagation delay of the outputs is too long to allow a control signal to be changed between clock pulses at this counting rate. In this example, UP/DOWN has to be controlled, and using the faster out- put enables a higher counting speed, 600 kHz instead of 300 kHz, to be used if necessary. #### **GREATER THAN - LESS THAN DETECTION** The availability of an EQUAL output facilitates the generation of greater-than and less-than signals. The only requirement is that the circuit is set into the correct initial state. When the counter has the same value as the register, the generation of the "greater/less than" signal depends on the direction of count, i.e. from this EQUAL condition count up gives "greater than" and count down gives "less than". EQUAL is gated with UP and with DOWN and these are connected to the D inputs of two D flip-flops that are both clocked by the counting pulse. As EQUAL is reached, the two flip flops are reset but the next count pulse after the EQUAL condition will set one of the flip flops and thereby provide the appropriate signal. #### **AUTOMATIC STOP** The COUNT INHIBIT input may be used to stop the counter automatically when the EQUAL or ZERO outputs are connected directly to this input. As EQUAL, for example, goes to a logic 1, then further counting is inhibited when this signal is connected directly to COUNT INHIBIT. Since no more count inputs are accepted, the EQUAL value remains and blocks the counting action. The operation of CLEAR, LOAD REGISTER or LOAD COUNTER can be used to start the system counting again. #### MORE APPLICATIONS The following applications resulted from an ad contest sponsored by Mostek. These applications represent a cross section of uses for the MK 50395 family and are intended as a guide for applying the counter circuit. The type of display is left to the user to design into his particular application. The MK 50395 series was designed to allow direct drive of efficient display systems. If the current requirements of a display exceed the specifications of the MK 50395 series, external segment drive circuitry will be required. Power supply voltage range, wattage, filtering, and decoupling must be observed in all applications. The MK 50395 series was designed to keep power supply restrictions to a minimum. #### 100 MHz FREQUENCY COUNTER In most counter applications, the problems associated with prescaling result in a loss of resolution, or the need for longer count sample times. This application allows the MK 50395 with some associated circuitry to count at 100 MHz with a one-second gate time achieving one-Hz resolution. The MK 50395 counts the input frequency after a divide-by-100 using an SN74S196 and an SN74196. Frequency sample time is achieved by a one MHz crystal in conjunction with the MK 5009 time base in the $\div$ 106 configuration, followed by a divide-by- two to give a one-second logic one level. This is applied to the count/load input of the SN74S196 and SN74196 counters. The 10's-of-Hz and one's-of-Hz data is retained in these two counters for later display. Actually, only a count of 99.9999 MHz may be displayed as the MK 50395 would display all zeros and a carry would be generated at the next higher count. At the end of the one-second sample time, a store is generated and the count data is latched into the display. A clear counter pulse is generated to ready the MK 50395 for the next data cycle. If the MHz-Hz switch is in the MHz position, the preceeding cycle will again occur at the next gate sample time. Load counter is also disabled in the MHz position. With the MHz-Hz switch in the Hz position, the first ½ SN7474 is enabled and is clocked at the end of every pulse, which clears the MK 50395. The second SN7474 also changes state, enabling the SN74151 which controls the MK 50395 load counter input, and the Hz cycle begins. At the end of every clear MK 50395 pulse, $\overline{\text{SET}}$ is brought low to sync the MK 50395 with the rest of the circuitry. The MK 50395 loads digit Six with digit Four data into the BCD counter. The digit four data was stored in the SN7475 latch at the previous digit four time. #### TIMING DIAGRAM The SN7490 is advanced one count at the digit six time at the start of the sequence. Latch Digit Four Data, Load Into Counter Digit Six Latch Digit Three Data, Load Into Counter Digit Five Latch Digit Two Data, Load Into Counter Digit Four Latch Digit One Data, Load Into Counter Digit Three At this time, the output of the SN7490 is decoded to select via the SN74153's first digit two data, then digit one data is selected which at the end of sample time was stored in the SN74196 and SN74S196. So the sequence is continued. Latch Digit Two Data Load Into Counter Digit Two Latch Digit One Data Load Into Counter Digit One At the beginning of the eight count of the SN7490 several things take place. The MK 50395 is furnished with a store pulse to display the shifted data. A clear is applied to the MK 50395 to ready it for a new cycle. The divide-by-two action of the first ½ SN7474 allows the second clear clock to have no effect at the second clear pulse. The SN74S196 and SN74196 are cleared. The second ½ SN7474 is preset which disables the load counter SN74151. The SN7490 is reset to zero. To improve front end sensitivity, a suitable wideband amplifier may be used. A typical device would be a $\mu$ A 733. Timing diagrams for the MK 50395 and the associated circuitry are provided to further describe the various functions. #### DARKROOM TIMER - A TYPICAL APPLICATION A darkroom timer capable of being set for time periods from 99 minutes and 59 seconds is illustrated, The time interval to be set is entered into the BCD thumbwheel switches. Upon pressing the start button, the time indicated on the thumbwheel switches causes the counter to be loaded identically. Diode CR1 loads the register for a prewarning signal (8 seconds in diagram) prior to the end of the time interval so the operator can be alerted to the fact that the time interval is about over. Resistor network R1, R2 lowers the 60Hz line voltage so that the positive peak does not exceed Vss. Otherwise, damage to the circuit could occur. The counter input is driven directly from the 60 Hz line frequency and the two LSD's are not monitored by the display since they perform a divide function in this application. The LED display will present the time remaining, since the counter is in the count down mode. If an illegal entry is made, such as binary 12, (1100), the display will show "E" in the digits containing an illegal entry. The counter will eventually "count out" the "E", but, of course, the time interval will not be useful. Also, it is possible to load illegal time such as 75 seconds. This illegal time will result in an error in timing. Sequence of Events Assume a time interval of 1 minute, 45 seconds has been selected and programmed into the thumbwheel switches. 1. Pressing the start button completes loading 1 minute 45 seconds into the counter. The register is loaded with the eight-second prewarning signal. The relay is activated, which allows the count down sequence to begin. (The display will imme- diately show 1:44, because the — 60 stage will be counting down the 60Hz input.) The relay also turns off the safety light and turns on the exposure light. - When eight seconds to time-out occurs, the equal output goes to VSS momentarily, turning on SCR1, which lights an LED warning light that indicates the time interval is about over. - 3. When the counter hits zero time, the zero output inhibits any further count input. The zero output also provides bias to turn on amplifier A<sub>1</sub> to turn off relay driver amplifier A<sub>2</sub>, so the safety light will come on as the exposure light turns off. - The reset switch is used to turn off the SCR for the next time sequence. #### DIGITAL TUNING INDICATOR The MK 50395 is used to count and display frequencies of the FM frequency bands. The frequency being sampled is buffered to TTL logic levels, then divided by 100 with an SN74S112 JK flip-flop, an SN74S196 and an SN7490. Transistor Q1 then shifts the TTL logic levels to MOS logic levels. The CMOS RC time base is adjusted to oscillate at 1kHz and is then divided by two to produce the necessary 500Hz time base. At the end of the count sample time, a store is generated to latch the data into the display. The placement of the diodes which determine the value to be loaded in the MK 50395 counter is dependent on the frequency of the local oscillator and whether high-side or low-side injection is used in the receiver. In a typical FM receiver with High-side injection, a dial setting of 88.7 MHz means the local oscillator output would be 99.4MHz. To offset the 10.7MHz (88.7 + 10.7), the counter would be preloaded to 999893 (000000 minus 107). This effectively subtracts the 10.7MHz thus displaying the dial frequency. After each sample time, the MK 50395 counter is reloaded, readying it for the next count cycle. For low-side injection receivers, the preset would be 107 (00000 plus 107). This effectively adds 10.7MHz to the count. The decimal point of Digit two may be wired to +V through a resistor to produce the decimal in the FM mode. To calibrate the time base, an oscilloscope or frequency counter may be used. However, careful adjustment at the low and high end of the counter display would be sufficient. #### N PULSER The N Pulser was designed to gate a specific number of pulses. Its design uses a minimum of external circuitry. The number of pulses to be gated are entered into the thumbwheel switches. This value is loaded into the BCD Register with the LOAD button. When the MK 50395 counter reaches this value, the MK 50395 EQUAL output goes high. The pulse string is then interrupted. To control frequencies above 500kHz, a suitable prescaler could be used at the MK 50395 count input, and compensated by the value entered into #### **DIGITAL TUNING INDICATOR** the MK50395 BCD Register. Pulses in and pulses out must be CMOS compatible, or suitable level shifters will be required. CONTINUOUS RATE-INDICATING THERMOMETER The MK50395 displays the result of a program of eight periods (PO through P7) under control of a program counter (CD4022) which is driven by a program oscillator having independent controls for its frequency and its duty cycle. The output of the program oscillator is differentiated to supply a clock pulse to the program counter for each half cycle of the program oscillator. The program counter has eight decoded outputs which are used to time the program periods P0 through P7. A voltage-controlled oscillator in conjunction with a thermistor converts temperature into frequency. After the initial calibration, it is desireable that the VCO be stable to maintain accuracy of temperature change indications, which occur during P4 and P6 times During P0, the P0 output of the program counter is high and the counter of the MK 50395 is reset. During P1, the MK 50395 counter is incremented at the rate of the pulses furnished by the temperature-sensitive oscillator. When the counter reaches equality with the register, the counter is reset to zero and continues counting until the end of P1. The length of the positive-going half-cycles of the program oscillator (during P1, P3, P5 and P7) is selected so that during the period P1, the number of cycles of the temperature-sensitive oscillator (which are counted) changes with temperature at the rate of one thousand cycles per degree (either F or C). For example, if the frequency of the temperature-sensitive oscillator is 75kHz at 70°F and changes at the rate of 1000 Hz per degree change of temperature, the positive-going half-cycle of the program oscillator is selected to equal 1.0 second vary the count of the 50395 counter (at the end of P1) by 1000 counts per degree. The register is preloaded with a quantity to calibrate temperature. In the above example, the register is preloaded with the quantity 80,000 so that the counter stands at 70,000 (150,000—80,000) at the end of P1 indicating a temperature of 70°F. Only the three most significant digits of the MK 50395 counter are displayed for temperature, and the display indicates the temperature in degrees, 70, 71, etc. The leading zero is blanked. The three most significant digits of the counter indication are set into the MK 50395 latch during P2, but not before the three least significant digits of the counter are loaded to a quantity equal to that stored in the three least significant digits stored in the latch. These counter digits are set by bringing the load counter pin 31 high at the end of digit 4 thru digit 1 time and then bringing the store pin 15 low after the leading edge of D3, D2, and D1 with a delay. The four BCD output pins 11-14 are connected directly to the four counter inputs, pins 16-19. In this way the three least significant digits are retained in the latch and the three most significant digits of the latch are set to the current temperature. The three least significant digits in the latch store the current rate of change of temperature which is calculated during subsequent periods of the program. During P3, the MK 50395 counter is reset. During P4, the MK 50395 counter is again ready to #### THERMOMETER TIMING count the pulses produced by the temperaturesensing oscillator for an entire period, during which the content of the register is ignored. During P5, the sign flip-flop is reset so that the MK 50395 counter counts down during the following period. During P6, the MK 50395 is again ready to count up the temperature sensitive oscillator for one half cycle, and count down from the state arrived at at the end of P4. If the temperature has not changed in the interval between P4 and P6, the MK 50395 counter will stand at zero at the end of P6. If the temperature has decreased since P4, the counter will stand at some number which is proportional to the rate of change in temperature. If the temperature has increased between P4 and P6, the MK 50395 counter is counted down to zero before the end of P6. When this occurs the sign flip-flop is set, and the level at pin 40 goes high, changing the mode of counting from down to up. At the end of P6, the MK 50395 counter stores a quantity which is proportional to the rate of change of temperature. If the sign flip-flop remains reset after P6, it provides a signal to the negative sign display associated with the rate display. The durations of the periods of the negative-going half-cycle of the program oscillator are chosen so that the rate identifying contents of the MK 50395 counter are in units of degrees-per-hour. Since the change of temperature is less than 1000 per hour, only the lowest three digits of the counter contain significant information, with the three higher orders standing at zero. During P7, the current temperature data from the three highest digits of the latch are set into the counter by bringing the load counter pin 31 high from the leading edge of D1 thru D4. The contents of the counter are then stored in the latch by bringing pin 15 up after a delay. The program counter is reset to zero at P0 and the entire program is repeated successively. Display of tem- perature and rate of change is continuous, with the negative sign blanked during P5 and P6. The temperature calibration data is entered into the register by operation of several manual switches. The CD4043 latches allow the digits of the BCD Register to be loaded individually and not alter the data in other digits. Switches CD and RC are provided for disabling the program counter and for resetting the program counter (and the program oscillator.) To load the BCD register, close the reset counter (CD) switch, select the desired BCD data with the register data switches, then depress the desired digit switch and the load data switch at the same time. After all digits have been properly loaded, check operation to assure the proper data has been loaded, The period of the positive-going half-cycle of the program oscillator is chosen to allow calibration of the temperature. The period of the negative-going half-cycle of the program oscillator (P0, P2, P4, and P6) is chosen independently of the positive-going half-cycle to allow calibration of the rate of change. Where the period of the positive-going half-cycle is P (in seconds), the period of the negative-going half-cycle is chosen equal to $\frac{p2}{3.6\text{-P}}$ or the frequency of the program oscillator is chosen equal to $\frac{3.6-P}{3.6-P}$ This allows calibration for both temperature and rate of change without any restriction on the temperature-sensitive oscillator. The timing diagram above indicates the relative contents of the MK 50395 counter during the eight program periods. ### SIX-DECADE COUNTER/DISPLAY DECODER ## MK50398/9 #### **FEATURES** - □ Single power supply - □ Schmitt Trigger on the count-input - Six decades of synchronous up/down counting - □ Look-ahead carry or borrow - □ Loadable counter - ☐ Multiplexed 7-segment outputs, MK50398N - □ Multiplexed BCD outputs, MK50399N - □ Internal scan oscillator #### **DESCRIPTION** The MK 50398/9 is an ion-implanted, P-channel MOS six-decade synchronous up/down-counter/display driver with storage latches. The counter can be loaded digit-by-digit with BCD data and has an asynchronous-clear function. Scanning is controlled by the scan oscillator input which is self-oscillating or can be driven by an external signal. The contents of the counter can be transferred into the 6-digit latch which is then multiplexed from MSD to LSD in BCD or 7-segment format to the output. These devices are intended to interface directly with the standard CMOS logic families. ## PIN CONNECTIONS FIGURE 1 #### **OPERATIONS:** #### SIX-DECADE COUNTER, LATCH The six-decade counter is synchronously incremented or decremented on the positive edge of the count input signal. A Schmitt trigger on this input provides hysteresis for protection against both a noisy environment and double triggering due to a slow rising edge at the count input. The count inhibit can be changed in coincidence with the positive transition of the count input. Count inhibit must remain high while the count input is high to inhibit counting. The counter will increment when the up/down input is high (VSS) and will decrement when the up/down input is low. The up/down input can be changed 0.75 µs prior to the positive transition of the count input. The clear input is asynchronous and will reset all decades to zero when brought high but does not affect the six-digit latch or the scan counter. As long as the store input is low, data is continuously transferred from the counter to the display. Data in the counter will be latched and displayed when the store input is high. Store can be changed in coincidence with the positive transition of the count input. The counter is loaded digit-by-digit corresponding to the digit strobe outputs. BCD thumb wheel switches with four diodes per decade connected between the digit strobe outputs and the BCD inputs is one method to supply BCD data for loading the counter decades. The load counter pulse must be at VSS 2 micro-seconds prior to the positive transition of the digit strobe of the digit to be loaded. The load counter pulse may be removed after the positive transition of the digit strobe since the chip internally latches this signal. The BCD data to be loaded must be valid through the negative transition of the digit strobe. #### INPUTS, OUTPUTS The seven segment outputs are open drain and capable of sourcing 10mA average current per segment over one digit cycle. Segments are on when at Vss. The Carry, Equal, Zero, BCD and digit strobe outputs are push-pull and are on when at Vss. All inputs except Counter BCD and the SCAN input are high-impedance CMOS compatible. Two basic outputs originate from the counter: Zero output, and Carry output. Each output goes high on the positive- (VSS) going edge of the count input under the following conditions: The Zero output goes high for one count period when all decades contain zero. During a load counter operation, the Zero output is inhibited. The Zero output is on the MK 50399 only. The Carry output goes high with the leading edge of the count input at the count of 000000 when counting up or at 999999 when counting down and goes low with the negative going edge of the same count input. During a load counter operation, the Carry output is inhibited. A count frequency of 1.5MHz can be achieved if the Zero output and Carry output are not used. These outputs do not respond at this frequency due to their output delay, as illustrated on the timing diagram, Figure 3. ## BCD & SEVEN-SEGMENT OUTPUTS Figure 3 BCD or seven-segment outputs are available. Digit strobes are decoded internally by a divide-by-six Johnson counter. This counter scans from MSD to LSD. By bringing the SET input low, this counter will be forced to the MSD decade count. During this time, the segment outputs are blanked to protect against display burn out. BCD outputs are valid for MSD when SET is low. Applying Vss to SET allows normal scan to resume. Digit 6 output is active (VSS) until the next scan clock pulse brings up the digit 5 output. The segment outputs and digit strobes are blanked during the interdigit blanking time. Typically, the interdigit blanking time is 3 to 10 microseconds when using the internal scan oscillator. BCD output data changes at the beginning of the interdigit blanking time. Therefore, the BCD output data is valid when the positive transition of a digit output occurs. BCD outputs are on the MK 50399 only. #### SCAN OSCILLATOR The counters have an internal scan oscillator. The frequency of the scan oscillator is determined by an external capacitor between VSS or VDD and the scan input. The wave form present on the scan oscillator input is triangular in the self-oscillate mode. An external oscillator may also be used to drive the scan input. In the external drive mode, the interdigit blanking time will be the sum of the negative dwell period of the external oscillator and the normal self-oscillate blanking time (3 - 10 µsec). Display brightness can be controlled by the duty cycle of the external scan oscillator. Typically, the scan oscillator will oscillate at the following frequencies with these nominal capacitor values from Vss to the Scan input: | | <u>Min</u> | Max | |-------|------------|--------| | 820pF | 1.4kHz | 4.8kHz | | 470pF | 2.0kHz | 6.8kHz | | 120pF | 7.0kHz | 20kHz | #### **ABSOLUTE MAXIMUM RATINGS** | Voltage on Any Terminal Relative to VSS + | -0.3V to -20V | |-------------------------------------------|----------------| | Operating Temperature Range (Ambient) | 0℃ to +70℃ | | Storage Temperature Range (Ambient) | 10°C to +100°C | #### MAXIMUM OPERATING CONDITIONS | | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|----------------------------------------------|-----|---------------------|-------|---------------| | TA | Operating Temperature | 0 | 70 | °C | | | V <sub>SS</sub> | Supply Voltage (VDD = 0V) | 10 | 15 | V | | | ISS | Supply Current | | 40 | mA | 1 | | BV | Break-Down Voltage<br>(Segment only @ 10 μA) | | V <sub>SS</sub> -26 | V | MK 50398 only | | PD | Power Dissipation | | 670 | mW | 2 | #### **ELECTRICAL CHARACTERISTICS** $(VDD = OV, VSS = + 10.0V \text{ to } + 15.0V, O^{\circ}C \leq TA \leq 70^{\circ}C)$ #### STATIC OPERATING CONDITIONS | | PARAMETER | MIN | MAX | UNITS | NOTES | |-------|--------------------------------------------------|--------------------|------------|----------|--------| | VIL | Input Low Voltage, "0" | V <sub>DD</sub> | 20% of Vss | V | | | VIH | Input High Voltage "1" | V <sub>SS</sub> -1 | VSS | ٧ | 3 | | VOL | Output Voltage "0" @ 30 μΑ | | 20% of Vss | V | 4 | | Vон | Output Voltage "1" @ 1.5mA | 80% of Vss | | ٧ | 4 | | ЮН | Output Current "1" Digit strobes Segment outputs | 3.0<br>10.0 | | mA<br>mA | 5<br>6 | | ISCAN | Scan Input Pullup Current @ 0V | | 5.5 | mA | | | ISCAN | Scan Input Pulldown<br>Current @ 15V | 2 | 40 | μΑ | | | ISET | SET Input Pullup Current @ 0V | 5 | 60 | μΑ | | #### NOTES: ISS with inputs and outputs open at 0°C 28mA at 25°C and 25mA at 70°C. This does not include segment current. ISS with inputs and outputs open at 0°C 28mA at 25°C and 25mA at 70°C. This does not include segment current. Total power per segment must be limited so as not to exceed power dissipation of package. (HJA = 100°C/Watt) All outputs loaded. MIN VIH from CA C8 CC CD inputs is VSS -3.5V. Those inputs have internal pulldown resistors to VDD. This applies to the push-pull CMOS compatible outputs. Does not include digit strobes or segment outputs. For VOUT = VSS -2.0 volts. Average value over one digit cycle. 1. <sup>3.</sup> 4. #### DYNAMIC OPERATING CONDITIONS | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------|--------------------------|---------|-----|-------|---------------| | fCI | Count Input Frequency | 0 | 1.5 | MHz | 7,8 | | fSI | Scan Input Frequency | 0 | 20 | kHz | | | tCPW | Count Pulse Width | 325 | | ns | 9 | | tspw | Store Pulse Width | 2.0 | | μs | | | tSS | Store Setup Time | 0 | | μs | 10 | | tCIS | Count Inhibit Setup Time | 0 | | μs | 10 | | tUDS | Up/Down Setup Time | - 0.75 | | μς | 10 | | tCPW | Clear Pulse Width | 2.0 | | μs | 10 | | tCS | Clear Setup Time | -0.5 | | μs | 10 | | tOA | Zero Access Time | | 3.0 | μs | 10 50399 only | | tОН | Zero Hold Time | | 1.5 | μs | 10 50399 only | | tCA | Carry Access Time | | 1.5 | μs | 10 | | tCH | Carry Hold Time | | 0.9 | μs | 11 | | tL | Load Time | 1/6 fSI | | | 12 | S. Measured at 50% duty cycle. If Carry or Zero outputs are used, the count frequency will be limited by their respective output times. The count pulse width must be greater than the carry access time when using the carry output. The positive edge of the count input is the t = 0 reference. Measured from negative edge of count input. Time to load one digit. NOTES: 7. 1 8. 1 9. 1 10. 1 11. 1 ### 4-DIGIT COUNTER / DISPLAY DECODER ## MK5002/5/7 #### **FUNCTIONAL DIAGRAM** #### **GENERAL DESCRIPTION** The MK 5002/5/7 is an ion-implanted, P-channel MOS four-decade synchronous counter with latches, multiplexing circuits, and a read-only memory programmed for seven-segment outputs and BCD outputs. In addition, many on-chip control circuits provide flexibility of use with a minimum of external components. The MK 5002/5/7 provides a means of counting up to 9999, transferring the count into latches without interrupting the counting operation, and supplying the latched information to the outputs one decade at a time. Scanning is controlled by the Scan Input which increments a one-of-four counter on its negative edge, thereby scanning the latches from MSD (Most Significant Digit) to LSD (Least Significant Digit) to LSD (Least Significant Digit). Low threshold voltages for input DTL/TTL compatibility are achieved through Mostek's ion-implanation process. Enhancement mode, as well as depletion-mode, devices are fabricated on the chip, allowing it to operate from a single +5V power supply. Depletion-mode technology also allows the entire circuit to operate on less than 25mW of power. The functional diagram shows all options available on the MK 5002 MOS/LSI. Other members of this family which are different pin-outs of this same chip are the MK 5005 and MK 5007. The MK 5005 is supplied in a 24-pin package and does not include the BCD outputs. The MK 5007 is supplied in a 16-pin package. (See the pin diagrams for these members of the counter/display decoder family). #### **TRUTH TABLES** | | INPUT TRUTH TABLE | |--------------------------------|------------------------------------------------------| | Input | Logic Condition to Activate | | Count | Negative Edge | | Reset | o | | Transfer | o | | Scan | 1 (Negative Edge increments<br>Digit Select Counter) | | True/Complement | 1 = True Data<br>0 = Complementary Data | | Decimal Point | 0 | | Blanking | o | | Decimal Point<br>Left or Right | 1 = Left<br>0 = Right | #### 7-SEGMENT & BCD OUTPUTS TRUTH-TABLE | | | | DISPLAY SEGMENT | | | | | | - | вср | | | | | |---|-------|------|-----------------|---|---|---|---|---|---|-----|----|----|-----|--| | | Digit | Scan | a | b | С | d | е | f | 9 | MSB | 22 | 21 | LSB | | | • | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | | | 2 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | | | | 3 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | | | 4 | 1 | 1 | 0 | O | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | | | 5 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | | | 6 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | | | 7 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | | | 8 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | | 9 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | | | × | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | #### TRUTH TABLE, OTHER OUTPUTS True/Complement = Logic 1 | Output | True<br>Logic<br>State | Time of Occurence | |----------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Digit<br>Select<br>Outputs | 1 | One-of-four, following Scan Input rising edge; all off when Scan Input is low. | | Overflow<br>Latch | 0 | Occurs on the 10,000th Count Input following a reset. Remains true until an external reset is accomplished. | | Count<br>Extend | 1 | Occurs each time the counter state attains 9,999 count. Remains true only until the next Count Input or Reset occurs (when the counter returns to 0,000). | #### RECOMMENDED OPERATING CONDITIONS | | PARAMETER | MIN | MAX | TYP | UNITS | NOTES | |----------|-----------------------------|-----------------|-------|-----|-------|-------| | TA | Operating Temperature Range | 0 | 75 | | °C | | | VSS | Supply Voltage | 4.5 | 7.5 | | v | 1,2 | | $v_{GG}$ | Supply Voltage | V <sub>DD</sub> | -13.2 | | V | 1,2 | #### **ELECTRICAL CHARACTERISTICS** (VSS = +5V ± 5%; VGG = VDD = 0V; 0°C ≤T<sub>A</sub> ≤70°C unless otherwise noted) | | | PARAMETER | | MIN | MAX | TYP | UNITS | NOTES | |-------------------------|------------------|---------------------------------|------------------------------------------------------------------|---------------------------|--------------------------|----------|--------------------------|-----------------------------------------------------------------------| | D.C. CHARACTERISTICS | $v_{IL}$ | Input Voltage, Logic | 0 (Low) | | V <sub>DD</sub> +0.8 | $v_{DD}$ | V | | | | $v_{IH}$ | Input Voltage, Logic | 1 (High) | V <sub>SS</sub> -1 | V <sub>SS</sub> +0.3 | VSS | V | 3 | | | Iss | Supply Current, VSS | | | 5.0 | 2.5 | mA | 4, Inputs open | | | <sup>I</sup> GG | Supply Current, V <sub>GG</sub> | | | 0.5 | 0.2 | mA | V <sub>GG</sub> = -12V | | | Cin | Input Capacitance | | | 10 | 3 | pF | T <sub>A</sub> = 25°C; f = 1MHz;<br>V <sub>IN</sub> = V <sub>SS</sub> | | | ΊL | Input Current, Logic ( | D, Count Input Scan Input Decimal Point Input Other Logic Inputs | | 1.6<br>1.6<br>1.0<br>1.0 | | mΑ<br>mΑ<br>μ Α<br>mA | 5<br>5 | | | IOL | Output Current, Logic | 0.5 | | | mA | 6,V <sub>GG</sub> = -12V | | | Ō. | юн | Output Current, Logic | : 1 | 0.5 | | | mA | 6, V <sub>GG</sub> = -12V | | | VOL | Output Voltage, Logic | 0 | | V <sub>DD</sub> +0.2 | | V | 4 | | | $v_{OH}$ | Output Voltage, Logic | : 1 | V <sub>SS</sub> -0.2 | | | V | 4 | | | fCI | Count Input Frequence | DC | 250 | | kHz | | | | | fSI | Scan Input Frequency | • | DC | 50 | | kHz | | | | <sup>t</sup> RD | Reset-to-Any Output De | | 15 | | μs | | | | DYNAMIC CHARACTERISTICS | tPW | Logic 0 Pulse Width, | Reset Input<br>Count Input<br>Scan Input<br>Transfer Input | 1.0<br>1.0<br>10.0<br>2.5 | | | μs<br>μs<br>μs<br>μs | | | | tРН | Logic 1 Time | Count Input<br>Scan Input | 3.0<br>10.0 | | | μs<br>μs | | | | tSD | Scan-to-Output Disable | Time Digit Select Outputs All Data Outputs | | 15<br>15 | | μs<br>μs | 7<br>7 | | | <sup>t</sup> SE | Scan-to-Output Enable | | 15<br>15 | | μs<br>μs | 8<br><b>8</b> | | | | <sup>t</sup> CE | Count Input-to-Count Ex | | 15 | İ | μs | 9 | | | | <sup>t</sup> OF | Count Input-to-Overflow | | 15 | - [ | μs | 9 | | | _ | <sup>t</sup> ROF | Reset Input-to-Overflow | | 5 | | μs | | | #### NOTES: - V<sub>DD</sub> = 0V V<sub>SS</sub>/V<sub>GG</sub> differential no more than 25V. - 3. Internal pull-up resistors (approx 10k Ohm) are provided at all inputs other than Count Input, Scan Input, and - at all inputs other than country. Decimal Point Input. 4. VGG = -12V ± 10%. Outputs open. 5. Measurement made at V<sub>I</sub> = V<sub>DD</sub> + 0.4V. This condition is sufficient to represent a logic 0 and hold off or override the internal oscillators. Maximum current at V<sub>I</sub> = +0.4V is 1.6 mA. 400 $\mu$ A source current at V<sub>S</sub> = 1.0 is sufficient to represent a logic 1 and hold off or override the internal oscillators. - 6. I<sub>OL</sub> measured at V<sub>0</sub> = V<sub>SS</sub> -0.75V. (Direct driving base of PNP with emitter tied to +5). I<sub>OH</sub> measured at V<sub>0</sub> = V<sub>DD</sub> + 0.75. (Direct driving base of NPN with emitter tied to V<sub>DD</sub>). 7. Delay measured from the negative edge of the Scan Input. - 8. Delay measured from the rising edge of the Scan Input. - 9. Delay measured from the negative edge of the Count Input. #### **DESCRIPTION OF OPERATION** (Further information on the operation of Mostek's family of 4-digit Counter/Decoders may be found in the MK 5002 Application Report). #### **COUNTER LOGIC & TIMING** The Decade counters are synchronously incremented on the negative edge of the Count Input. The internal oscillator on this input may be overridden by an external signal source or may be allowed to oscillate at a frequency set by a single capacitor tied to this input from the VSS or VDD supply. In systems with considerable noise, better oscillator stability exists when the capacitor is tied to VSS. #### **SCAN CONTROL LOGIC & TIMING** The Digit-Select Counter is incremented by a negative edge on the Scan Input. During the time the Scan Input is at 0, the 7-segment and Digit-Select outputs are forced off and the complement BCD outputs are forced to logic 1. The off level of the 7-segment and BCD outputs is determined by the state of the True/Complement input. (See Truth Tables.) This remains until the Scan Input returns to logic 1. The Digit-Select Counter is a one-of-four counter, scanning from MSD (Most Significant Digit) to LSD (Least Significant Digit), enabling one quad latch output at a time, and presenting a logic 1 to the corresponding Digit-Select output. The internal oscillator on this input may be overridden by an external signal source or may be allowed to oscillate at a frequency set by a single capacitor tied to this input from the VSS or VDD supply. In systems with considerable noise, better oscillator stability exists when the capacitor is tied to VSS. #### **TRANSFER LOGIC & TIMING** While the Transfer input is a logic 0, data in the decade counters is transferred to the static storage latches. This input may be left at 0 for a continuous transfer-and-display mode, or may be pulsed periodically to store only on command. Termination of a transfer command occurs internally when the input is taken to a logic 1 and the next Count Input negative edge occurs. This allows asynchronous Count and Transfer operation since the transfer is terminated prior to incrementing the counters. This means that a Count Input negative edge must follow a Transfer command before a Reset is applied to prevent transfer of invalid data. An external Reset Command must be delayed at least one Count Input negative edge following a Transfer. External transfer should terminate at least 1 $\mu$ s prior to this Count negative edge and Reset should occur no sooner than 1 $\mu$ s following that edge. #### **RESET CONTROL** The decade counters are reset to 0,000 when the Reset Input at logic 0. The Reset Input at logic 0 also forces the Scan to the MSD output and resets the Overflow Latch output to a logic 1 (if previously latched to a logic 0). It maintains this condition as long as the logic 0 is present at the Reset Input and overrides all other associated inputs. As indicated previously, the decade counters should not be reset until a transfer has been terminated. Since the Reset Input resets the Scan Counter to MSD, the scan rate must be much faster than the reset rate to allow the lesser significant digits to be enabled. Therefore, FScan must be much greater than four times FReset. Ideally, the Reset pulse should also be made narrow to prevent its duration from causing the MSD to be ON much longer than the other digits and thus appear to be brighter. #### **LEADING ZERO BLANKING** At the start of each MSD to LSD scan, blanking of leading zeros occurs until the first non-zero number occurs in the display or the Decimal Point Input is clocked. Any number following will be displayed. Leading zero blanking does not affect the BCD outputs or the LSD in the display which is displayed even if zero. The LSD output resets the blanking circuitry to begin blanking zeros in the next scan cycle. The Decimal Point Input pin should be brought to logic 0 at the time the character is enabled that contains the decimal point. The first non-zero number or the Decimal Point Input signal in the scan cycle puts the blanking circuitry in the unblanking mode. If the Reset In (forces the Scan Counter to the MSD) occurs when the circuit is in the unblanked mode, the first complete MSD to LSD scan will be done in the unblanked mode. This could result in a dimly displayed leading zero. A simple solution to this problem would be to force the Blanking Input low during a reset and release it only after an LSD has occurred. Leading zero blanking may be inhibited by wiring the Decimal Point Input to ground. The MK 5007 does not have a pin for Decimal Point Input and therefore does not have leading zero blanking. #### OTHER INPUTS The Blanking Input at logic 0 forces the 7-segment outputs to the off-state and the BCD to the equivalent of the number zero. This condition is maintained on a DC basis as long as the Blanking Input is 0. The Digit-Select outputs continue to operate at the scan rate as described. A True/Complement control inverts both BCD and 7-segment outputs when at logic 0. Depending upon the display used, combinations of the Blanking Input and True/Complement Control can be chosen to give a lamp test. The Decimal Point Left or Right control allows the use of displays with the decimal point physically located on the left or right of the numeral. Logic 1 is decimal-point-left. In the right mode, even though the Decimal Point Input is clocked, unblanking is delayed until the following digit is enabled. #### **OUTPUTS** All output buffers on the MK 5002 family are pushpull. A negative power supply terminal, VGG is provided to increase the drive capabilities of these output buffers. Since the VGG supply is connected only to these output buffers, it has no effect on any other device characteristics. PIN CONNECTIONS The MK 5002/5/7 is available in a 28-pin dual in-line package, a 24-pin dual in-line package, and a 16-pin dual in-line package. Only the 28-pin package contains all available functions. Output characteristics are covered in the MK 5002 Application Report which illustrates the effects of VGG with current to be expected at various output voltages. The outputs are designed to drive directly to the base of common-emitter transistors, so that output voltage is clamped or maintained at a potential where the MK 5002 is able to sink or source its greater amount of current. ## USING THE MK5002/ MK5007 MOS 4-DIGIT COUNTER CIRCUITS # Using The MK 5002/MK 5007 MOS 4 Digit Counter Circuits #### INTRODUCTION This Applications Note describes the functional features of Mostek's MK 5002 and MK 5007 low-power counter circuits. Interfacing to LED, incandescent, and gas-discharge displays is described. Cascading of circuits to provide a display of eight or more digits, and an annunciator application are also included an annunciator application are also included. The MK 5002 P is an MOS counter circuit containing internal synchronous, 4-decade counters, static storage latches, BCD and 7-segment outputs, multiplex logic and leading-zero blanking circuitry. The MK 5007 P is identical to the MK 5002 P, except that the 7-segment outputs, leading-zero blanking controls, and other connections have been omitted in order to provide a counter circuit in a 16-pin package. Complete functional descriptions and specifications for the MK 5002 and MK 5007 are included in the data sheet for these products. #### **DESCRIPTION OF OPERATION** Negative-edge transitions at the Count Input increment the $\div$ 10,000 counter. This counter's state is set in the latches when the Transfer Input is low (logic 0). The Scan Input drives an internal $\div$ 4 counter, routing one decade count at a time to the output via the 7-segment decoder. The selected digit is indicated via the Digit Select output. Digit Select output. The decoders are scanned from MSD (Most Significant Digit) to LSD (Least Significant Digit). Leading zeros, i.e., zeros which precede the non-zero numbers or the decimal point, are automatically blanked on each MSD to LSD scan, with the exception of the LSD, if selected with the MK 5002. Leading zero blanking is not available with the MK 5002. #### MK5002P PIN CONNECTIONS #### **FUNCTIONAL DIAGRAM** #### MK5007P PIN CONNECTIONS #### STROBED OPERATION When strobing LED's (Light-Emitting Diodes), only one character in the display is illuminated at any one time. However, a sufficiently fast strobe rate will allow the human eye to integrate the display, resulting in apparently flicker-free characters. Since LED's are diodes and therefore inherently uni-directional, the MK 5002 seven-segment lines may be common to all four LED 7-segment inputs. The Digit Select outputs provide the necessary control to ensure that only one character is enabled at any one time. As a result, only one buffer/driver is required per 7-segment line. This buffer need only be capable of handling the current for a single segment since it is never required to drive more than one segment at a time. The Digit Select buffer/driver, however, controls one entire character and therefore must handle the one entire character and therefore must handle the current required by up to seven separate segments plus the decimal point, if used. The apparent brightness of the display is approximately proportional to the average current. To produce a given brilliance in a 4-digit display equal to the brilliance in a single, continuously-ON, digit would require four times the peak current required for the single digit. For example, if, for a single digit, maximum (peak) current law equals average current law, example. current, $I_{\rm FRM}$ , equals average current, $I_{\rm FLAVI}$ , at 5 mA per segment, then in a 4-digit display $I_{\rm FRM}$ of 20 mA per segment will be required to produce IF(AV) of 5 mA resulting in equal brilliance. #### **OPERATING CONSIDERATIONS** #### **Operating Considerations** and Restrictions The external Reset Input forces the scan control logic to MSD (Most Significant Digit). This condition will be maintained as long as the Reset is applied (Reset at logic O, low state). The reset duration can then cause a variation in brilliance of the MSD (as compared to the other them (digit). This officet health the experied of the considered in the other digits). This effect should be considered in determining system timing. It should also be noted that if the periodic reset is applied at a rate faster than the scan rate, the less significant digits will never be allowed to turn on. Therefore, $F_{\text{Scan}}$ must be much greater than four times $F_{\text{Reset}}$ ideal timing would combine narrow reset pulses with the frequency of reset pulses low compared to the frequency of the scan pulses. #### **Transfer Operations** Transfer of any counter state begins with the Transfer Iransfer of any counter state begins with the Iransfer Input low but does not terminate until after the Transfer Input is taken back high and the next Count Input negative edge occurs. This feature allows the Count Input and Transfer to be operated asychronously but restricts the use of a reset pulse following a transfer pulse. To prevent the possible transfer of invalid data, an external Reset Command must be delayed at least one Count Input outer feets the transfer of the layer of the control of the counter o one Count Input pulse (negative transition) following a transfer #### **OUTPUT CHARACTERISTICS** The MK 5002/7 outputs were designed to drive common-emitter transistors. Output sink current is specified with the output directly driving the base of a PNP transistor whose emitter is connected to the V<sub>ss</sub> potential. Output source current is specified with the output directly driving the base of an NPN transistor whose emitter is connected to V<sub>DD</sub> or ground. Therefore, in both cases the voltage at the output is clamped by the turned-on transistor. The MK 5002 provides a True/ Complement input to select the desired logic state for a segment ON condition. The curve shown in Fig. 2 reflects the guaranteed minimum sink/source available at the outputs at various potentials of V<sub>66</sub> (see Power Supply Considerations) with the following conditions: - 1. Sink current measured at $V_O = V_{SS} 0.75 \text{ V}$ (transistor clamp) - 2. Source current measured at $V_0 = V_{DD} + 0.75 \text{ V}$ (transistor clamp) - 3. V<sub>DD</sub> = ground 4. T<sub>A</sub> = 75°C (worst-case for measurement) ## INTERFACING WITH LED'S AND OTHER NUMERIC DISPLAYS #### NOTES: (1) $\mathbf{R}_{\mathbf{L}}$ is the current-limiting resistor and should be approximately: $$R_L \times 10^3 = \frac{V_{SS} - V_{sat} - V_F}{4 \text{ (leaved)}}$$ $n_L \wedge 10^r = \frac{1}{4 \left[ I_{F(AY)} \right]}$ $V_{sat} = \text{total for both transistors in segment lines and select lines}$ $V_{\rm F} = {\sf LED}$ diode forward voltage drop I<sub>FIAVI</sub> = diode current (in milliamperes) (2) See Power Supply Considerations \_\_\_\_\_ FIG. 8: INTERFACING WITH GAS DISCHARGE DISPLAYS (SUCH AS SPERRY AND PANAPLEX II) ANODE 1 10k Ω (4) SEGMENT ENABLE LINES 2N5449 (4) DD700 or DM8880 +220 V \_\_\_\_\_ MPSA42 39k11 +220 V 80kΩ 120kΩ Vss 390k Ω 300kΩ 390kΩ MPSL 51 300kΩ € +220 V \_\_\_\_\_\_\_ 390kΩ MPSL 51 300kΩ MPSA42 390kΩ MPSL 51 300kΩ <u></u> 39kΩ +5V±10% -5Vto-14V $v_{\text{SS}} \quad v_{\text{DD}}$ $V_{GG}$ 20 21 22 23 MSD 2SD LSD MK5007P 3SD FIG. 7: INTERFACING WITH COMMON CATHODE LED'S (SUCH AS HEWLETT PACKARD 5082-7200 SERIES, MONSANTO MAN-3) #### **POWER SUPPLY** #### **Power Supply Considerations** All internal circuitry, including oscillators, of the MK 5002 operates from a single power supply, using only V<sub>ss</sub> and V<sub>DD</sub>. A provision is made, however, to bring in a more negative supply, V<sub>GG</sub>, to increase the drive ca- pability of the output buffers. For applications where a single supply is desired the lack of drive in the output buffers must be compensated. In order to assure a rapid pull-down at the circuit outputs it is recommended that 100KΩ resistors be connected between the outputs and ground. In addition several things can be done to compensate for the lack of drive that the displays will experience. These include: - Increasing V<sub>55</sub>. See output sink-source characteristics in Fig. 2 and Fig. 3. Selecting high-gain transistor buffers. (Refer to TI TIS 92 [NPN] and TIS 93 [PNP] transistors.) Decreasing R<sub>L</sub> value and increasing Scan Input - duty cycle to be on (high state) more than 80% - 4. Selecting red filter for GaAsP LED's to reduce background illumination and increase contrast. See also Operating Considerations. #### **DECIMAL POINT CONTROLS** #### **Decimal Point Control Blanking** As described previously, zeros preceding the decimal point are blanked (on the MK 5002 only). The negative edge of the Decimal Point Input sets the blanking circuit to the unblank condition. Therefore an input is required for each MSD to LSD scan cycle since the blanking cir-cuit is reset to the blanking condition at each MSD oc-currence. A convertient method of providing this clock input at the selected position is to use the Digit Select character enable lines, as illustrated in the following circuits. Since the Digit Select is a high-going signal when true, this signal must be inverted prior to entry to the Decimal Point Input (which requires a negative-going signal). #### **Decimal Point Left or Right** This feature is provided on the MK 5002 so that the device will operate displays with the decimal point physically located on the left or right of the selected physically located on the left of right of the selected digit. In the Decimal Point Right mode (Decimal Point control tied to ground), even though the Decimal Point input is triggered, unblanking will not commence until the next digit is enabled. ## FIG. 11: CLOCKING DECIMAL POINT INPUT FOR COMMON-CATHODE LED'S #### INTERNAL OSCILLATORS #### **Count Oscillator** An internal Count Oscillator is provided for use where a constant input rate is desired (or it may be overridden by operating the Count Input directly from TTL/DTL levels). This feature provides a fixed time base for a count of 0 to 10,000, for use in such applications as DVM's (Digital Volt Meters) and A-D converters. A single capacitor on the input as shown in Fig. 12 may be used to control the oscillator frequency. A resistor, shown as R<sub>1</sub>, is not required, but may be used when desired to trim the frequency to a more exact setting. Typically, R, should be in the range of 30 k Ohms to 150 k Ohms. A value below about 30 k Ohms may prevent oscillation while resistances above 150 k Ohms have little effect. #### Scan Oscillator An internal Scan Oscillator is provided for use where a An internal Scan Oscillator is provided for use where a constant scanning or multiplexing rate is desired (or it may be overridden by operating the Scan Input directly from TTL/DTL levels). This feature provides an asynchronous scan rate requiring only a timing capacitor, as shown in Fig. 14, eliminating extra clocking circuits. A trimming resistor may also be used, similar to that shown in Fig. 12, if desired. A trimpot tied to ground, shown here as R<sub>2</sub>, may be used instead to control the duty cycle of the Scan input The lower the value of R duty cycle of the Scan input. The lower the value of R2, the less time the Scan Input is at high and the selected digit is ON. (Note that R<sub>1</sub> or R<sub>2</sub> may be used but not both.) Without resistors, the duty cycle of any given digit is about twenty-four per cent. FIG. 12: CAPACITOR ON COUNT INPUT #### FIG. 13: TYPICAL COUNT INPUT OSCILLATOR FREQUENCY vs. CAPACITANCE FIG. 14: CAPACITOR SCAN INPUT #### **CASCADING THE MK 5002** Two or more MK 5002 circuits can be conveniently cascaded when a display of more than four digits is required. Fig. 16 illustrates cascading with two MK 5002 circuits for an 8-digit display. Each segment output from the two circuits is buffered with a single-ended transistor buffer. This allows both circuits to be wired-ORed to the one set of seven segment lines from the 8-digit display. Each of the digit select outputs should be buffered to drive the corresponding display digit. Complement Scan Inputs are applied to the circuits. When the Scan Input is low on one device, the 7-segment outputs are high, the Digit Select outputs are low, and the corresponding display is unaffected by that device. The other device meanwhile displays one of its digits because its Scan Input is high. By making the Scan Input a square wave of greater than 500 Hz in frequency, each digit will be displayed an equal length of time. Additional logic is shown between the two 5002 circuits to retain leading zero blanking for the full eight digits. Until circuit (1) reaches a count of 10,000, circuit (2) has its blanking input held low, forcing all its segment lines high and preventing the least significant digit (zero) from being displayed by this circuit. After circuit (1) reaches a count of 10,000, its overflow latch output naises the blanking input on (2) and maintains this state until a reset condition occurs. The overflow latch output on (1) also forces the decimal input on (1) low so that leading zeros on this display will not be blanked. Without this provision the number 10,000 would be displayed as BBB1 BBO resulting in a readout of 1 — —0, [circuits (2) and (1), respectively, B = Blank]. With this feedback the correct number is displayed, BBB1 0000, or a readout of — — 1 0000. ## USING THE MK 5002/5007 P IN ANNUNCIATORS/CONTROLLERS In some applications where the MK 5002/7 is used as a totalizer or event counter it is desirable to select a predetermined count to halt or start an operation, or to set off an alarm. Fig. 17 shows one method of comparing the count of the MK 5002/7 with a preset BCD code. This code could be hard-wired or supplied by a BCD-encoded switch. It should be noted that the digit strobes and complementary BCD data supplied by the MK 5002/7 will have to be buffered to drive the TTL loads. The frequency should also be greater than or equal to four times the Count frequency. This will prevent the count in the MK 5002/7 from changing before a complete cycle of all four digits can be made. FIG. 17: USING THE MK 5002/7 WITH THUMBWHEEL PRESETS FOR CONTROL FUNCTIONS OR ANNUNCIATORS. ## 1980 INDUSTRIAL PRODUCTS DATA BOOK #### **FEATURES** - ☐ Ion-implanted for full TTL/DTL compatibility - ☐ Internal clock operates from: External signal - External RC network External crystal - $\ \square$ Operates DC to above 2MHz - Binary-encoded for frequency selection The MK 5009 is a highly-versatile MOS oscillator and divider chain manufactured by Mostek using its depletion-load ion-implantation process and P-channel technology. The 16-pin DIP package provides frequency division ranges from 1 to 36 x 108. The circuit will operate from any of three frequency sources: the internal oscillator with an external RC combination; the internal oscillator with an external crystal; or with an externally-applied TTL signal. Control inputs provide additional versatility and allow the circuit to be used in a variety of applications including instruments, timers, and clocks. With an input frequency of 1 MHz, the MK 5009 provides the basic time periods necessary for most frequency-measuring instruments, i.e., 1 $\mu s$ through 100 seconds. One minute, ten-minute, and one-hour periods are also available using a 1MHz input. Using a 1/1.2MHz input, the MK 5009 can also provide a 50/60Hz output for accurate generation of line frequencies in portable instruments or clocks. The time-base output (TIME OUT) is a square wave, its frequency determined by the selected counter division and by the oscillator frequency or external input. The falling edge of the output square wave should be used to control external gating circuitry. #### TIME OUT | ADE | RES | INE | PUTS | WITHOUT RESET | RES | SET | BY | PASS MODES (see | page 3) | |-----|-----|-----|------|--------------------------------------------|--------------------------------------------|------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | 23 | 22 | 21 | 20 | R <sub>MAX</sub> = 0<br>R <sub>O</sub> = 0 | Reset Max.<br>$R_{MAX} = 1$<br>$R_{O} = 0$ | Reset Min.<br>$R_{MAX} = 0$<br>$R_0 = 1$ | Mode 1<br>R <sub>MAX</sub> = V <sub>GG</sub><br>R <sub>O</sub> = 0 | $\begin{array}{c} \text{Mode 2} \\ \text{R}_{\text{MAX}} = 0 \\ \text{R}_{\text{O}} = \text{V}_{\text{GG}} \end{array}$ | Моde 3<br>R <sub>мах</sub> = V <sub>66</sub><br>R <sub>0</sub> = V <sub>66</sub> | | 0 | 0 | 0 | 0 | ÷ 10° | ÷ 10° | ÷ 10° | ÷ 10° | ÷ 10° | ÷ 10° | | 0 | 0 | 0 | 1 | ÷ 10¹ | | | ÷ 10¹ | ÷ 10¹ | ÷ 10¹ | | 0 | 0 | 1 | 0 | ÷ 10 <sup>2</sup> | Resets | Resets | ÷ 10² | ÷ 10² | ÷ 10² | | 0 | 0 | 1 | 1 | ÷ 10³ | | 1 | ÷ 10³ | ÷ 10³ | ÷ 10³ | | 0 | 1 | Ó | 0 | ÷ 10⁴ | counters | counters | ÷ 104 | ÷ 10⁴ | ÷ 10⁴ | | 0 | 1 | 0 | 1 | ÷ 10 <sup>5</sup> | | 1 | ÷ 10² | ÷ 10 <sup>5</sup> | ÷ 10² | | 0 | 1 | 1 | 0 | ÷ 106 | to their | to their | ÷ 10³ | ÷ 106 | ÷ 10³ | | 0 | 1 | 1 | 1 | ÷ 107 | | Ì | ÷ 104 | ÷ 10 <sup>7</sup> | ÷ 10 <sup>4</sup> | | 1 | 0 | 0 | 0 | ÷ 10 <sup>8</sup> | highest | lowest | ÷ 10 <sup>5</sup> | ÷ 10 <sup>5</sup> | ÷ 10² | | 1 | 0 | 0 | 1 | ÷ 6 × 10 <sup>7</sup> | { | | ÷ 6 × 10⁴ | ÷ 6 × 10⁴ | ÷ 6 × 10' | | 1 | 0 | 1 | 0 | ÷ 36 × 108 | states | states | ÷ 36 × 10 <sup>5</sup> | ÷ 36 × 10 <sup>5</sup> | ÷ 36 × 10 <sup>2</sup> | | . 1 | 0 | 1 | 1 | ÷ 6 × 108 | | | ÷ 6 × 10 <sup>5</sup> | ÷ 6 × 10 <sup>5</sup> | ÷ 6 × 10 <sup>2</sup> | | | | * | | _ | 1 | | _ | - | _ | | 1 | 1 | 1 | 0 | ÷ 2 × 10 <sup>4</sup> | | | ÷ 2 × 10' | ÷ 2 × 101 | ÷ 2 × 10' | | 1 | 1 | 1 | 1 | Ext. In. | Ext. In. | Ext. In. | Ext. Int. | Ext. Int. | Ext. Int. | \*Addresses 1100 and 1101 result in Logic 0 at the output regardless of the state of the Reset Max. and Reset 0 inputs. Logic $1 = High = V_{55}$ Logic $0 = Low = V_{DD}$ #### **ABSOLUTE MAXIMUM RATINGS** | Voltage on Any Terminal Relative to VSS + 0.3\ | √ to – 20V | |------------------------------------------------|-------------| | Operating Temperature Range (Ambient)0° | C to + 70°C | | Storage Temperature Range (Ambient) | to + 150°C | #### RECOMMENDED OPERATING CONDITIONS $(0^{\circ}C \leq T_A \leq 70^{\circ}C)$ | | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |-------------------|------------------------------------------|----------------------|------------|-----------------------|-------|--------| | Vss | Supply Voltage | + 4.5 | | + 5.5 | ٧ | | | VDD | Supply Voltage | 0.0 | | 0.0 | ٧ | 1 | | Vee | Supply Voltage | - 9.6 | | - 14.4 | V | 1 | | f <sub>XTAL</sub> | Crystal Frequency | 0.1 | | 2.0 | MHz | | | f <sub>RC</sub> | RC Frequency | DC | | 200 | kHz | | | f <sub>EXT</sub> | External Frequency | DC | )<br> <br> | 2.0 | MHz | | | t <sub>PL</sub> | Logic 0 Pulse Width, CLAMP | | | | | Note 5 | | | Ext. Input | 200 | I | | nsec | ĺ | | t <sub>PH</sub> | Logic 1 Pulse Width, Ext. Input | 200 | | | nsec | | | 1 | Reset Max | 10.0 | | | μsec | | | | Reset 0 | 10.0 | | | μ sec | | | R | Feedback Resistance | .01 | | 2.5 | мΩ | Fig. 1 | | VIL | Input Voltage, Logic 0, Reset Inputs | 0.0 | | 0.8 | V | | | 1 | Reset (Bypass Mode) | V <sub>GG</sub> | | V <sub>GG</sub> + 1.0 | V | Note 2 | | | All Other Logic Inputs | | | 0.8 | V | | | V <sub>IH</sub> | Input Voltage, Logic 1, All Logic Inputs | V <sub>ss</sub> -1.0 | Vss | $V_{ss} + 0.3$ | V | i | #### **ELECTRICAL CHARACTERISTICS** (VSS = +5V $\pm$ 10%; VDD = 0V; VGG = -12.0V $\pm$ 20%; 0°C $\leq$ TA $\leq$ 70°C) | | PARAMETER | MIN | TYP† | MAX | UNITS | NOTES | |------------------|-----------------------------------------------------------------------------------------|-----|---------------------|--------------|-------------|-------------------------------------------------------| | lss<br>Iss | Supply Current, V <sub>SS</sub><br>Supply Current, V <sub>GG</sub> | | 6.0<br>6.0 | 11.0<br>11.0 | mA<br>mA | Note 1 | | I <sub>IL</sub> | Input Current, Logic 0 | | | - 1.6 | mA | Note 2:<br>V <sub>1</sub> = 0.4V | | V°н<br>О°г | Output Voltage, Logic 0<br>Output Voltage, Logic 1 | 2.4 | | 0.4 | V<br>V | I <sub>OL</sub> = 1.6mA*<br>I <sub>OH</sub> = -40 μA* | | f <sub>STA</sub> | Frequency Stability w/ Volt. Change, RC Mode<br>/ Temp. Change, RC Mode<br>Crystal Mode | | ± 3.0<br>- 0.2<br>— | | %/V<br>%/°C | Note 3<br>Note 4 | | t | Jitter, Edge-to-Edge Variation | | <15 | | nsec | Temp. & Sup-<br>ply Voltage<br>Constant | <sup>†</sup> Typical values at $V_{SS} = +5V$ , $V_{DD} = 9V$ , $V_{GG} = -12V$ , and $T_{A} = 25^{\circ}C$ 1. Logic inputs at $V_{SS}$ , output-open circuited. Each logic input (see Note 2) contributes an additional 1.6mA (max) to $I_{SS}$ when at logic 0. <sup>2.</sup> Logic inputs are: Reset Max; Reset 0; Address inputs; Ext. Input; Ext/Int Select; and Clamp. <sup>3.</sup> Frequency variations due to power supply changes only. <sup>4.</sup> Crystal mode stability is dependent upon crystal. <sup>5.</sup> Minimum logic 0 time at Clampinput is 50% of oscillator period. $<sup>^{\</sup>bullet}\text{V}_{\text{OH}}, \text{V}_{\text{OL}}$ apply only to Time Out. #### **DESCRIPTION OF OPERATION** The MK 5009 consists basically of a series of counters, selectable via an internal multiplexer. The ÷ 10¹ counter output is used to generate an internal clock signal for the 10² through 36 x 10<sup>8</sup> counter stages, which are fully synchronous with each other. #### OSCILLATOR CONTROLS Operation in the RC oscillator mode is achieved as shown in Figure 1. Frequency, f, is approximately 0.8/RC. The clamp icrouit can be used in the RC mode to provide one-shot or accurate start-up operations. When Clamp goes to a logic 0, the internal circuitry is held at a reference level so that upon release of the Clamp (return to logic 1), the oscillator's first cycle will be a full cycle. The crystal oscillator mode is shown in Figure 2. It operates in the parallel resonant mode. The crystal used should operate properly with a 5mW drive level and should have a loading capacitance (CL) of 32pF. Values for the resistors are chosen to bias the internal circuitry for optimum performance. The two capacitors are chosen to provide the loading capacitance (CL) specified for the selected crystal. It is recommended that C1 = C2 = $\frac{1}{2}$ CL. #### **RESET/BYPASS CONTROL** The MK 5009 provides two different reset conditions. A positive-going pulse of 10 $\mu s$ or longer on Reset 0 will reset counters to their lowest state, while a positive-going pulse at Reset Max will reset counters to their highest state. The Reset Max control enables the user to set up the counters to provide a falling edge at the next oscillator cycle or negative-going external input, regardless of which divider chain is selected. In addition, taking one or both Reset Inputs to the most negative voltage, $V_{\rm GG}$ , allows bypassing portions of the divider chain for testing or other purposes (see table on page 1). ## EXTERNAL/INTERNAL FREQUENCY SOURCE When using an external signal source to operate the MK 5009, that signal should be applied at the External Input (Pin 3), and the External/Internal Select (Pin 5) should be brought to logic 1. For operation with an internal signal, the External/Internal Select should be at logic 0. #### OSCILLATOR OUTPUT The oscillator output, provided at Pin 10, is not a true logic output, but may be used to drive a high impedance device such as a junction FET or other MOS circuitry. # EXT/INT tied to VDD EXT/INT tied to VDD R210K: V25K: V30 C2259F V318M: V318M: V312M: Figure 1 V<sub>00</sub> Figure 2 #### PIN CONNECTIONS #### APPLICATION-10MHz Frequency Counter The circuit shown below is a frequency counter capable of counting input rates up to 10MHz, selected in four ranges. The MK 5009 provides the time base intervals while the Mostek MK 5002 counter circuit provides counting, storage, and display functions. Two decades of prescaling using TTL are employed. TTL one-shots provide proper timing for the 5002. To replace the functions of the MK 5009, an active device and Schmitt trigger for the crystal oscillator would be needed, plus six 7490's to achieve the correct time out. Replacing the functions of the MK 5002 would require four 7490's, and four BCD-to-seven-segment decoders. # USING MOSTEK'S MK 5009 COUNTER TIME-BASE CIRCUIT ## Using Mostek's MK 5009 Counter Time-Base Circuit #### **DIGITAL FREQUENCY METER** The 100 kHz frequency meter which can be battery operated is illustrated schematically in Figure 1. The +5.4V power required is supplied by four C cells and a series diode. Since most of the 200 mA required is used in the LED display, it is advantageous to employ a "push-to-read" function on the meter. This is easily accomplished by using either a MOSTEK MK 5002 or MK 5005 as the counting device and display driver. If an unconditional reset is applied to the U-6 flip-flop, to be released only when the display is to be read, the display normally will be blanked. The circuit's input responds to a +5V signal. A more general purpose front end, if desired, could be added to the NAND gate U3. The range of the meter could also be expanded by using decade prescalers at the input. The timing diagram in Figure 1 also shows the interface timing between the MK 5009 and MK 5002. Basic C/MOS one-shots are used to conserve power; but if battery operation is not required, standard TTL one-shots can be used. The four one-shots generate the following times; transfer pulse width (at the end of a measurement period); time delay between the transfer pulse and count negative edge; count negative edge; and reset pulse width. To obtain an accurate time-out interval on the MK 5009, a flipflop is used to count two consecutive negative edges of the Time-Out output. This simple circuitry gives a 4-digit frequency meter with crystal-controlled accuracy, typically requiring 8 mA from the positive supply and 5 mA from the negative supply, excluding display power. **PULSE GENERATOR** #### **PULSE GENERATOR** An extremely versatile pulse generator requiring few components is easily built using the MK 5009. Three MK 5009 circuits are used, as shown in Figure 2, to provide the three essential pulse generator elements: (1) a frequency source to determine pulse repetition rate; (2) a variable time delay; and (3) a pulse width generator. This circuit provides repetition rates from 0.1 Hz to 100 kHz with delay times and pulse widths from $0\mu$ to 10 seconds. Range selection is obtained by selecting the appropriate dividers, so that only three RC circuits are required. This eliminates the requirement for a different RC combination for each decade, commonly found in commercial instruments. Decade selection is accomplished by a binary code at the inputs to each MK 5009, which could be provided by a coded rotary or thumbwheel switch. The vernier control is a 500k potentiometer. A 100k potentiometer is used as a trimmer for initial calibration. External TTL control logic is used to capture the accurately-controlled negative edges as they emerge from each MK 5009. The Reset and Clamp Inputs allow synchronization and first-cycle accuracy from the time-base circuits. Other features can be added to the basic circuitry shown in Figure 2. For example, the output amplitude can be made adjustable by using high-voltage, open-collector TTL circuitry with potentiometer control for amplitude. An extra position can be used on the frequency selection switch for an ex- ternal trigger source. This trigger source should be connected to the first control D-type latch in lieu of the output from the 5009 (1). The frequency range may even be extended to 1.0 MHz with time delays reduced to $1\mu s$ , although some loss in RC stability would occur since the recommended data sheet frequency has been exceeded. #### DIGITALLY-PROGRAMMABLE ONE-SHOT Using the MK 5009 in the circuit shown in Figure 3 results in a very accurate one-shot which is digitally programmable. Four decades of thumbwheel switches allow pulse-width selection from 0.1 to 999.9 seconds, or 0.1 to 999.9 milliseconds, depending on the range selected. To indicate how the circuit functions, a general description of a typical one-shot application is used The user determines the required one-shot pulse width, for example 800.7 seconds. He must also determine desired output pulse polarity, i.e., (OUT or OUT). The time is entered in the thumbwheel switch, the range switch is put in "Seconds", the mode select switch is put at "Monostable" and "Reset/Halt" is depressed momentarily. To start the cycle, the "Start" button is depressed. This gates in the 1MHz clock from the MK 5009 through the C/MOS-to-TTL buffer. The first clock pulse is used to strobe the MSD into the variable-modulo counter (74192). (Actually the nine's complement is supplied to the counter through the BCD switch multiplex circuitry.) The $\div$ N counter divides #### DIGITALLY-PROGRAMMABLE ONE-SHOT the 1 MHz clock by the integer value of the MSD. The states of flip-flops FFA and FFB determine which digit (or decade range) is being processed. When the Time Out output from the MK 5009 completes its time cycle, it advances the state counter, selects the next digit to be processed, and then changes the variable modulo counter to correspond to this new digit. If the next digit happens to be a zero, the flip-flops (FFA and FFB) are toggled at the 1 MHz rate until a non-zero digit is found. In the example given (800.7 seconds) after timing of the 800 seconds is complete, the flip-flops would toggle through the second and third digits to ".7", the first non-zero digit, and count the remaining 7/10 second. However, the one-shot may also be operated in an "astable" mode which results in a square-wave output with a period equal to twice the dial setting. Once the circuitry is started it will free-run until either the mode is changed or the Reset button is depressed. Because of the synchronous nature of the MK 5009 counters, there should be no timing errors associated with the decade selection switching. The synchronous nature of the MK 5009 counters and processing the digits from MSD to LSD enables the circuit to operate without being reset and therefore does not introduce an additional time delay. Further, the potential problem of timing errors at the beginning of a cycle is eliminated, since there is ample time (500 ns) to load a new digit integer code before the load command is taken away. This is true for either timing range, seconds or milliseconds. #### **FURTHER DESIGN APPLICATIONS** This basic design can be extended to accomplish a programmable sequence timer. Any kind of ROM (programmable, fixed mask, or diode matrix) can be used to contain all the times (BCD) codes for the required steps. A state counter of sufficient capacity can be used to control the addressing of the ROM. Numerous applications for systems of this kind exist wherever a timed sequence of events is required, such as a photographic processing, process control, test sequences, and innumerable industrial applications. #### **USE WITH 2.0 MHz CRYSTAL** In some applications a different crystal frequency (such as 2.0 MHz) may be more readily available, although the actual requirements on the output might be decade divisions of 1.0 MHz. Figure 4 shows one way to accomplish this. A 2.0 MHz crystal is used in the recommended circuit and the frequency at the Oscillator Output pin is divided by 2 by the flip-flop. The 1.0 MHz is then fed back into the chip at the External Input pin. The interface is constructed with C/MOS circuitry since it presents a very high input impedance which does not load down the oscillator output. Use of C/MOS-to-TTL type inverters allows direct drive of the External input on the 5009 with its internal pull-up resistor. This circuitry also provides a buffered 1.0 MHz (or 2.0 MHz) signal which can be used as a self-check input for a frequency meter without excessively loading the Oscillator Output. #### **USE WITH 2.0 MHz CRYSTAL** Figure 4 ## INTERNAL CONFIGURATION OF THE MK 5009 OSCILLATOR CIRCUIT As can be seen in Figure 5 (a), the basic oscillator section of the MK 5009 is fairly simple. It consists of two parts: an active device, Q1, for gain in the crystal mode of operation; and a Schmitt trigger and inverting buffer for wave-shaping the waveform at Feedback 2. In the RC oscillator mode, Figure 5 (b), Feedback 1 is tied to VSS. This keeps Q1 off and effectively removes it from the circuit. One end of the timing capacitor and one end of the timing resistor are tied to Feedback 2. Osc. Out is connected to the other end of the resistor. The input at Feedback 2 is "squared-up", inverted, and used to drive Osc. Out, which causes the RC voltage waveform to change polarity. The nominal upper and lower trip points for the Schmitt trigger are -1.5V and -7.0V respectively. In the crystal oscillator mode, Figure 5 (c), $\Omega 1$ is used as the active device. A resistor, nominally $25 \mathrm{k}\Omega$ , is placed from Feedback 2 to VGG, serving as the load element for $\Omega 1$ . In practice the resistor should not have a value lower than $15 \mathrm{k}\Omega$ . The RC product of this load resistor and the crystal loading capacitance should be smaller than $1/\mathrm{f_{XTAL}}$ , or the RC combination will affect the oscillator frequency. An inductance, or other external load network, can also be substituted for the load resistor. The device, $\Omega 1$ , has a width/length ratio of about 20 and a nominal $\mathrm{gm}$ of $60~\mu\mathrm{mhos}$ . ## INTERNAL CONFIGURATION OF THE MK 5009 OSCILLATOR CIRCUIT Figure 5 (a) Figure 5 (b) Figure 5 (c) ## 1980 INDUSTRIAL PRODUCTS DATA BOOK ## 8-BIT A/D CONVERTER/8-CHANNEL ANALOG MULTIPLEXER ## MK50808 #### **FEATURES** - ☐ Single 5-Volt Supply (± 5%) - □ Low Power Dissipation 6.825mW(max) at 640kHz - $\Box$ Total Unadjusted Error $< \pm \frac{1}{2}$ LSB - □ Linerarity Error < ± ½ LSB - ☐ No Missing Codes - ☐ Guaranteed Monotonicity - ☐ No Zero Adjust Required - ☐ No Full-Scale Adjust Required - □ 108µs Conversion Time (Typically) - ☐ Easy Microprocessor Interface - □ Latched TTL-Compatible Three-State Output with True Bus-Driving Capability - ☐ 8-channel Analog Multiplexer - ☐ Latched Address Input - ☐ Fixed Reference or Ratiometric Conversion - ☐ Continuous or Controlled Conversion - ☐ On-Chip Chopper-Stabilized Comparator - □ Low Reference-Voltage Current Drain #### DESCRIPTION The MK50808 is a monolithic CMOS device with an 8-bit successive approximation A/D converter, an 8-channel analog multiplexer and microprocessor-compatible control logic. The 8-channel multiplexer can directly access any one of 8 single-ended analog channels. The 8-bit A/D converter consists of 256 series resistors with an analog switch array, a chopper-stabilized comparator and a successive approximation register. The series resistor approach guarantees The pin configuration of the MK50808 is shown in Figure 1. ## PIN CONNECTIONS Figure 1 monotonicity and no missing codes as well as allowing both ratiometric and fixed-reference measurements. The need for external zero and full-scale adjustments has been eliminated and an absolute accuracy of $\leqslant 1$ LSB, including quantizing error, is provided. A block diagram of the MK50808 is shown in Figure 2. All digital outputs are TTL-compatible, all digital inputs are TTL-compatible with a pull-up resistor, and all digital inputs and outputs are CMOS-compatible; this makes it easy to interface with most microprocessors. The output latch is three-state and provides true busdriving capability (300ns from Three-State Control to Q Logic State with 200pF load). A Start signal initiates the conversion process, and, upon completion, an End-Of-Conversion signal is generated. Continuous conversion is possible by tying the Start-Convert pin to the End-of-Conversion pin. The MK50808 features low power, high accuracy, minimal temperature dependence, and excellent long-term accuracy and repeatability. These characteristics make this device ideally suited to machine and industrial controls. A block diagram of a microprocessor control system using the MK50808 is shown in Figure 3. #### MK50808 BLOCK DIAGRAM Figure 2 ## TYPICAL MICROPROCESSOR CONTROL SYSTEM Figure 3 ## FUNCTIONAL DESCRIPTION (Refer To Figure 2 for a Block Diagram) #### ADDRESS, Pins 23-25 The address decoder allows the 8-input analog multiplexer to select any one of 8 single-ended analog input channels. Table 1 shows the required address inputs to select any analog input channel. #### **ADDRESS LATCH ENABLE, Pin 22** A positive transition applied to the Address Latch Enable (ALE) input latches a 3-bit address into the address decoder. ALE can be tied to Start with parameter to being satisfied. #### **CLOCK INPUT, Pin 10** This Clock Input will accept an external clock input from 100kHz to 1.2MHz ## POSITIVE AND NEGATIVE REFERENCE VOLTAGES [REF (+) and REF (-)], Pins 12 and 16 These inputs supply voltage references for the analog-to-digital converter. Internal voltage references are derived from REF (+) and REF (-) by a 256-R ladder network, Figure 4. This approach was chosen because of its inherent monotonicity, which is extremely important in closed-loop feedback control systems. A non-monotonic transfer characteristic can cause catastrophic oscillations within a system. The top and bottom resistors of the ladder network in Figure 4 are not the same value as the rest of the ## ANALOG CHANNEL SELECTION Table 1 | SELECTED | ADDRESS LINE | | | | | |----------------|--------------|---|---|---|--| | ANALOG CHANNEL | | С | В | Α | | | INO | | L | L | L | | | IN1 | | L | L | н | | | IN2 | | L | н | L | | | IN3 | | L | н | н | | | IN4 | | н | L | L | | | IN5 | | н | L | н | | | IN6 | | н | н | L | | | IN7 | | н | н | н | | resistors in the ladder. They are chosen so that the output characteristic will be symmetrical about its full-scale and zero points. The first output transition occurs when the analog signal reaches +½ LSB and succeeding transitions occur every 1 LSB until the output reaches full scale. #### ANALOG INPUTS, Pins 1-5, 26-28 These inputs are multiplexing analog switches which accept analog inputs from 0V to $V_{CC}$ . The comparator is the most important section of the A/D converter because this section determines the ultimate accuracy of the entire converter. It is the DC drift of the comparator which determines the repeatability of the device. A chopper-stabilized comparator was chosen because it best satisfies all the converter requirements. The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is amplified by a high-gain AC amplifier and the DC level is restored. This technique limits the drift component of the comparator because the drift is a DC component which is not passed by the AC amplifier. Since drift is virtually eliminated, the entire A/D converter is extremely insensitive to temperature and exhibits very little long-term drift and input offset error. RESISTOR LADDER AND SWITCH ARRAY Figure 4 #### START, Pin 6 The A/D converter's successive approximation register (SAR) is reset by the positive edge of the Start pulse. Conversion begins on the falling edge of the Start pulse. A conversion in progress will be interrupted if a new Start pulse is received and a new conversion will begin. #### **END OF CONVERSION, Pin 7** The End-Of-Conversion (EOC) output goes high when the conversion process has been completed. The positive edge of the EOC output indicates a valid digital output. Continuous conversion can be accomplished by tying the EOC output to the Start input. If the A/D converter is used in this mode, an external Start pulse should be applied after power up. End of Conversion will go low within 2 clock periods after the positive edge of Start. #### 8-BIT DIGITAL OUTPUT, Pins 8, 14, 15, 17-21 These pins supply the binary digital output code which corresponds to the analog input voltage. DO is the least significant bit (LSB) and D7 is the most significant bit (MSB). This output is stored in a TTL-compatible threestate output latch which can drive a 200pF bus from high impedance to either logic state in 300ns. Each pin can drive one standard TTL load. #### **THREE-STATE CONTROL, Pin 9** The Three-State Control allows the converter to be connected to an 8-bit data bus. A low level applied to this input causes the digital output to go to a high impedance state and a high level causes the output to go to a $\Omega$ logic state. #### **ABSOLUTE MAXIMUM RATINGS\* (Note 1)** | Absolute Maximum V <sub>CC</sub> | 6.5V | |------------------------------------------|-------------------------------| | Operating Temperature Range | MK50808 0°C to +70°C | | | MK50808-1 -40° to +85°C | | Storage Temperature Range | 65° to +150°C | | Power Dissipation at 25°C | 500mW | | Voltage at any Pin except Digital Inputs | 0.3 to V <sub>CC</sub> + 0.3V | | Voltage at Digital Inputs | 0.3 to +15V | <sup>&#</sup>x27;Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL OPERATING CHARACTERISTICS** MK50808, MK50808-1 (Note 1) | SYM | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------------------------------|-----------------------------|------------------------------------|----------------------|------------------|-----------------------|-------|-------| | Vcc | Power Supply<br>Voltage | Measured at<br>V <sub>CC</sub> Pin | 4.75 | 5.00 | 5.25 | v | | | VLADDER | Voltage Across<br>Ladder | From REF(+)<br>to REF(-) | 0.512 | 5.12 | 5.25 | v | 2 | | V <sub>REF</sub> (+) | Voltage at Top of Ladder | Measured at<br>REF(+) | | Уcc | V <sub>CC</sub> +0.1 | v | | | \(\frac{\text{VREF}(+)+}{\text{VREF}(-)}}{2}\) | Voltage at Center of Ladder | Measured at RLADDER/2 | V <sub>CC</sub> -0.1 | V <sub>C</sub> C | V <sub>CC</sub> + 0.1 | v | | | V <sub>REF</sub> (-) | Voltage at Bottom of Ladder | Measured at<br>REF(-) | -0.1 | 0 | | v | | #### DC CHARACTERISTICS All parameters are 100% tested at 25°C. Device parameters are characterized at high and low temperature limits to assure conformance with the specification. #### MK50808, MK50808-1 4.75 ${\leqslant}V_{CC}{\leqslant}$ 5.25V, –40 ${\leqslant}T_{\mbox{$\Lambda$}}{\leqslant}$ +85°C unless otherwise noted | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |---------------------|-------------------------------|-------------------------------------------------------------|-----------------------|-----|--------------|--------------------------|-------| | V <sub>INHIGH</sub> | Logic Input<br>High Voltage | V <sub>cc</sub> = 5V | 3.5 | | | v | | | Vinlow | Logic Input<br>Low Voltage | V <sub>CC</sub> = 5V | | | 1.5 | v | | | Vouтнісн | Logic Output<br>High Voltage | I <sub>OUT</sub> = -360μA | V <sub>CC</sub> - 0.4 | | | V | | | Voutlow | Logic Output<br>Low Voltage | I <sub>OUT</sub> = 1.6mA | | | 0.4 | V | | | I <sub>INHIGH</sub> | Logic Input<br>High Current | V <sub>IN</sub> = 15V | | | 1.0 | μΑ | | | I <sub>INLOW</sub> | Logic Input<br>Low Current | V <sub>IN</sub> = OV | -1.0 | | | μΑ | | | lcc | Supply Current | Clk. Freq=500kHz<br>Clk. Freq=640kHz | | 300 | 1000<br>1300 | μ <b>Α</b><br>μ <b>Α</b> | | | louт | Three-State<br>Output Current | V <sub>OUT</sub> = V <sub>CC</sub><br>V <sub>OUT</sub> = OV | -3 | | 3 | μ <b>Α</b><br>μ <b>Α</b> | | DC CHARACTERISTICS MK50808-1, -40 $\leqslant$ T $_{A} \! \leqslant$ +85°C; MK50808, 0° $\leqslant$ T $_{A} \! \leqslant$ +70°C | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |-----------------|---------------------------|-----------------------------------------------------------------|-----|------|------|-------|-------| | P <sub>SR</sub> | Power Supply<br>Rejection | $4.75 \le V_{CC} = V_{REF}(+)$<br>$\le 5.25V; V_{REF}(-) = GND$ | | 0.05 | 0.15 | %/V | 10 | | RLADDER | Ladder Resistance | From REF(+) to<br>REF (-) | 3.8 | 7 | | kΩ | | #### **ANALOG MULTIPLEXER** MK50808, MK50808-1 $-40^{\circ} \leqslant T_{\mbox{\scriptsize A}} \leqslant +85^{\circ}\mbox{\scriptsize C}$ unless otherwise noted | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |----------------------|----------------------------------|---------------------------------------------------|------|-------|-----|-------|-------| | I <sub>ON</sub> | On-Channel Input<br>Current | f <sub>C</sub> = 640kHz<br>During Conver-<br>sion | -2 | ± .05 | +2 | μΑ | 11 | | l <sub>OFF</sub> (+) | Off - Channel<br>Leakage Current | $V_{CC}$ =5V, $V_{IN}$ =5V, $T_A$ =25°C | | 10 | 200 | nA | | | l <sub>off</sub> (-) | Off - Channel<br>Leakage Current | $V_{CC}$ =5V, $V_{IN}$ =0V, $T_A$ = 25°C | -200 | -10 | | nA | | CONVERTER SECTION $V_{CC}=V_{REF}(+)=5V,\ V_{REF}(-)=GND,\ V_{IN}=V_{COMPARATOR\ IN},\ f_{C}=640kHz$ MK50808-1, -40 $\leq$ $T_{A}$ $\leq$ +85°C unless otherwise noted | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |---------------------------|-----------------------|-----|-------------------|--------------|------------|-------| | Resolution | | | | 8 | Bits | | | Non-Linearity Error | | | ± 1/4 | ± ½ | LSB | 3 | | Zero Error | | | ± 1/4 | ± ½ | LSB | 5 | | Full-Scale Error | | | ± 1/4 | ± ½ | LSB | 6 | | Total Unadjusted<br>Error | T <sub>A</sub> = 25°C | · | ± ½<br>± ¼<br>± ¼ | ± ½<br>± ¾ | LSB<br>LSB | 7 | | Quantizing Error | | | | ±1/2 | LSB | 8 | | Absolute Accuracy | T <sub>A</sub> = 25°C | | ± 3/4<br>± 3/4 | ±1<br>± 11/4 | LSB<br>LSB | 9 | ## MK50808, $0^{\circ} \le T_{A} \le +70^{\circ}C$ | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-----|-------|------|-------|-------| | Resolution | | | 8 | Bits | | | Non-Linearity Error | | ± 1/2 | ± 1 | LSB | 3 | | Zero Error | | ± 1/4 | ± ½ | LSB | 5 | | Full-Scale Error | | ± 1/4 | ± ½ | LSB | 6 | | Total Unadjusted Error | | ± ½ | ± 1 | LSB | 7 | | Quantizing Error | | | ± ½ | LSB | 8 | | Absolute Accuracy | | ± 1 | ± 1½ | LSB | 9 | #### **FULL-SCALE, QUANTIZING AND ZERO ERROR** Figure 5 #### NON-LINEARITY ERROR Figure 6 # AC CHARACTERISTICS (Figure 7) MK50808, MK50808-1, $T_A$ = 25°C, $V_{CC}$ = $V_{REF}(+)$ = 5V or 5.12V, $V_{REF}(-)$ = GND | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |-----------------------------------|--------------------------------------|-------------------------------------------------|-----|---------|------------|------------------|-------| | tws | Start Pulse Width | | 200 | | | ns | | | twale | Minimum ALE<br>Pulse Width | | 200 | | | ns | | | ts | Address Set-Up<br>Time | | 50 | | | ns | | | t <sub>H</sub> | Address Hold Time | | 50 | | | ns | | | t <sub>D</sub> | Analog MUX Delay<br>Time from ALE | R <sub>S</sub> +R <sub>ON</sub> ≤ 5kΩ | | 1 | 2.5 | μs | 12 | | t <sub>H1</sub> , t <sub>H0</sub> | Three-State Control to Q Logic State | C <sub>L</sub> = 50pF<br>C <sub>L</sub> = 200pF | | 125 | 250<br>300 | ns<br>ns | | | t <sub>1H</sub> , t <sub>OH</sub> | Three-State Control to Hi-Z | C <sub>L</sub> = 10pF,<br>R <sub>L</sub> = 10kΩ | | 125 | 250 | ns | | | tc | Conversion Time | f <sub>C</sub> = 640kHz | 106 | 108 | 110 | μs | | | fc | External Clock Freq. | | 100 | 640 | 1200 | kHz | | | t <sub>EOC</sub> | EOC Delay Time | | 0 | | 2 | Clock<br>Periods | 4 | | Cin | Input Capacitance | At Logic Inputs<br>At MUX Inputs | | 10<br>5 | 15<br>7.5 | pF<br>pF | | | C <sub>OUT</sub> | Three-State Output<br>Capacitance | At Three-State<br>Outputs | | 5 | 7.5 | pF | | | | 1 | I | 1 | 1 | 1 | 1 | ı | #### NOTES: - 1. All voltages are measured with respect to GND. - The minimum value for V<sub>LADDER</sub> will give 2mV resolution. However, the guaranteed accuracy is only that which is specified under "DC Characteristics" - Non-linearity error is the maximum deviation from a straight line through the end points of the A/D transfer characteristics, Figure 6. - 4. When EOC is tied to START, EOC delay is 1 clock period. - Zero Error is the difference between the actual input voltage and the design input voltage which produces a zero output code, Figure 5. - Full-Scale Error is the difference between the actual input voltage and the design input voltage which produces a full-scale output code, Figure 5. - Total Unadjusted Error is the true measure of accuracy the converter can provide less any quantizing effects. - 8. Quantizing Error is the $\pm \frac{1}{2}$ LSB uncertainty caused by the converter's finite resolution, Figure 5. - Absolute Accuracy is the difference between the actual input voltage and the full-scale weighted equivalent of the binary output code. This includes quantizing and all other errors. - 10. Power Supply Rejection is the ability of an ADC to maintain accuracy as the power supply voltage varies. The power supply and VREF(+) are varied together and the change in accuracy is measured with respect to full-scale. - Input Current is the time average current into or out of the chopperstabilized comparator. This current varies directly with clock frequency and has little temperature dependence. - 12. This is the time required for the output of the analog multiplexer to settle within $\pm \frac{1}{2}$ LSB of the selected analog input signal. ## 8-BIT A/D CONVERTER/16-CHANNEL ANALOG MULTIPLEXER ## MK50816 #### **FEATURES** - ☐ Single 5 Volt Supply (± 5%) - ☐ Low Power Dissipation 6.825mW(max) at 640kHz - □ Total Unadjusted Error < ± ½ LSB - □ Linerarity Error < ± ½ LSB - ☐ No Missing Codes - □ Guaranteed Monotonicity - ☐ No Zero Adjust Required - ☐ No Full-Scale Adjust Required - □ 108µs Conversion Time (Typically) - ☐ Easy Microprocessor Interface - ☐ Latched TTL Compatible Three-State Output with True Bus-Driving Capability - Expandable 16-channel Analog Multiplexer - □ Latched Address Input - ☐ Fixed Reference or Ratiometric Conversion - ☐ Continuous or Controlled Conversion - ☐ On-Chip or External Clock - ☐ On-Chip Chopper-Stabilized Comparator - ☐ Low Reference-Voltage Current Drain #### DESCRIPTION The MK50816 is a monolithic CMOS device with an 8-bit successive approximation A/D converter, a 16-channel analog multiplexer and microprocessor-compatible control logic. The 16-channel multiplexer can directly access any one of 16 single-ended analog channels and provides logic for additional channel expansion. The 8-bit A/D converter consists of 256 series resistors with an analog switch array, a chopper-stabilized comparator and a successive approximation register. The series resistor approach guarantees monotonicity and no missing codes as well as allowing both ratiometric and fixed-reference measurements. The need for zero and full-scale adjustments has been eliminated and an absolute accuracy of ≤ 1 LSB, including quantizing error, is provided. The pin configuration of the MK50816 is shown in Figure 1 below: ## PIN CONNECTIONS Figure 1 All digital outputs are TTL-compatible, all digital inputs are TTL-compatible with a pull-up resistor, and all digital inputs and outputs are CMOS-compatible; this makes it easy to interface with most microprocessors. The output latch is three-state and provides true busdriving capability (300ns from Three-State Control to Q Logic State with 200pF load). A Start Convert signal initiates the conversion process, and, upon completion, an End Of Conversion signal is generated. Continuous conversion is possible by tying the Start-Convert pin to the End-of-Conversion pin. The clock pin may be connected to an external oscillator or tied to ground to enable an on-chip oscillator. The MK50816 features low power, high accuracy, minimal temperature dependence, and excellent long-term accuracy and repeatability. These characteristics make this device ideally suited to machine and industrial controls. A block diagram of a microprocessor control system using the MK50816 is shown in Figure 3. ## FUNCTIONAL DESCRIPTION (Refer To Figure 2 for a Block Diagram) #### ADDRESS, Pins 33-36 The address decoder allows the 16-input analog multiplexer to select any one of 16 single-ended analog input channels. Table 1 shows the required address and expansion control inputs to select any analog input channel. #### **ADDRESS LATCH ENABLE, Pin 32** A positive transition applied to the Address Latch Enable (ALE) input latches a 4-bit address into the address decoder. ALE can be tied to Start with parameter t<sub>D</sub> being satisfied. #### **COMMON OUTPUT, Pin 15** This is the output of the 16-channel analog multiplexer. The maximum ON resistance is $3k\Omega$ . #### **EXPANSION CONTROL. Pin 37** Additional single-ended analog signals can be multiplexed to the A/D converter by holding the Expansion Control low, disabling the multiplexer. These additional externally-multiplexed signals are to be connected to the Comparator Input and the device ground. Additional signal conditioning such as sample-and-hold or instrumentation amplification can be added between the analog signal and the Comparator Input. ## ANALOG CHANNEL SELECTION Table 1 | SELECTED | | ADDRE | 88 LINE | | EXPANSION | |------------------|---|-------|---------|-------|-----------| | ANALOG CHANNEL | D | С | | A | CONTROL | | INO | ı | L | L | . | н | | IN1 | ı | L | ı. | H | н | | IN2 | L | L | н | 1 . 1 | н | | IN3 | L | L | н | H | н | | IN4 | L | н | L | • | н | | INS | L | н | ı | н | н | | ING | L | н | н | | н | | IN7 | L | н | н | H | н | | INS | н | L | L | ı. | н | | IN9 | н | L | ι | H | н | | IN10 | н | L | н | | н | | IN11 | н | L | н | H | н | | IN12 | н | н | L | L | н | | IN13 | н | н | L | н | н | | IN14 | н | н | н | L | н | | IN15 | н | H | н | H | н | | All Channels OFF | × | × | × | × | L | | | | | | | | X = don't care #### **CLOCK INPUT, Pin 22** The Clock Input will accept an external clock input from 100kHz to 1.2MHz. A minimum duty cycle of 20% is required for the Clock Input to detect the presence of an external clock signal. If the Clock pin is grounded, the conversion process will be controlled by an on-chip oscillator. ## POSITIVE AND NEGATIVE REFERENCE VOLTAGES [REF (+) and REF (-)], Pins 19 and 23 These inputs supply voltage references for the analogto-digital converter. Internal voltage references are derived from REF (+) and REF (-) by a 256-R ladder network, Figure 4. This approach was chosen because of its inherent monotonicity, which is extremely important in closed-loop feedback control systems. A non-monotonic transfer characteristic can cause catastrophic oscillations within a system. The top and bottom resistors of the ladder network in Figure 4 are not the same value as the rest of the resistors in the ladder. They are chosen so that the output characteristic will be symmetrical about its full-scale and zero points. The first output transition occurs when the analog signal reaches $\pm \frac{1}{2}$ LSB and succeeding transitions occur every 1 LSB until the output reaches full scale. # RESISTOR LADDER AND SWITCH ARRAY Figure 4 #### **ANALOG INPUTS, PINS 1-12, 14, 38-40** These inputs are multiplexing analog switches which accept analog inputs from OV to $V_{CC}$ . #### **COMPARATOR INPUT, Pin 18** The comparator is the most important section of the A/D converter because this section determines the ultimate accuracy of the entire converter. It is the DC drift of the comparator which determines the repeatability of the device. A chopper-stabilized comparator was chosen because it best satisfies all the converter requirements. The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is amplified by a high-gain AC amplifier and the DC level is restored. This technique limits the drift component of the comparator because the drift is a DC component which is not passed by the AC amplifier. Since drift is virtually eliminated, the entire A/D converter is extremely insensitive to temperature and exhibits very little long-term drift and input offset error. #### START, Pin 16 The A/D converter's successive approximation register (SAR) is reset by the positive edge of the Start pulse. Conversion begins on the falling edge of the Start pulse. A conversion in progress will be interrupted if a new start conversion pulse is received and a new conversion will begin. #### **END OF CONVERSION, Pin 13** The End Of Conversion (EOC) output goes high when the conversion process has been completed. The positive edge of the EOC output indicates a valid digital output. Continuous conversion can be accomplished by tying the EOC output to the Start input. If the A/D converter is used in this mode, an external start conversion pulse should be applied after power up. End of Conversion will go low within 2 clock periods after the positive edge of Start. #### 8-BIT DIGITAL OUTPUT, Pins 24-31 These pins supply the digital output code which corresponds to the analog input voltage. D0 is the least significant bit (LSB) and D7 is the most significant bit (MSB). This output is stored in a TTL-compatible three-state output latch which can drive a 200pF bus from high impedance to either logic state in 300ns. Each pin can drive one standard TTL load. #### THREE-STATE CONTROL, Pin 21 The Three-State Control allows the converter to be connected to an 8-bit data bus. A low level applied to this input causes the digital output to go to a high impedance state and a high level causes the output to go to a $\Omega$ logic state. ## ABSOLUTE MAXIMUM RATINGS\* (Note 1) | Absolute Maximum V <sub>CC</sub> | 6.5V | |------------------------------------------|--------------------------| | Operating Temperature Range | MK50816 0° to +70°C | | • | MK50816-1 -40°C to +85°C | | Storage Temperature Range | 65°C to +150°C | | Power Dissipation at 25°C | 500mW | | Voltage at any Pin except Digital Inputs | | | Voltage at Digital Inputs | -0.3 to +15V | \*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## ELECTRICAL OPERATING CHARACTERISTICS MK50816, MK50816-1 (Note 1) | SYM | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |----------------------------------------------|--------------------------------|---------------------------------|-----------------------|-----------------|-----------------------|-------|-------| | V <sub>CC</sub> | Power Supply Voltage | Measured at V <sub>CC</sub> Pin | 4.75 | 5.00 | 5.25 | ٧ | | | V <sub>LADDER</sub> | Voltage Across Ladder | From REF(+) to REF (-) | 0.512 | 5.12 | 5.25 | ٧ | 2 | | V <sub>REF</sub> (+) | Voltage at Top of<br>Ladder | Measured at REF (+) | | Vcc | V <sub>CC</sub> +0.1 | ٧ | | | $\left(\frac{V_{REF}(+)}{V_{REF}(-)}\right)$ | Voltage at Center of<br>Ladder | Measured at RLADDER/2 | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> | V <sub>CC</sub> + 0.1 | | | | V <sub>REF</sub> (-) | Voltage at Bottom of<br>Ladder | Measured at REF(-) | -0.1 | 0 | | ٧ | | #### **DC CHARACTERISTICS** All parameters are 100% tested at $25^{\circ}$ C. Device parameters are characterized at low and high temperature limits to assure conformance with the specification. #### MK50816, MK50816-1 $4.75 \leq V_{CC} \leq 5.25 V,\, -40 \leq T_{\mbox{\scriptsize A}} \leq +85 ^{\circ} \mbox{\scriptsize C}$ unless otherwise noted | SYM | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |-----------------|-------------------------------|-----------------------------------------------------------|-----------------------|-----|--------------|----------|-------| | VINHIGH | Logic Input<br>High Voltage | V <sub>CC</sub> = 5V | 3.5 | | | V | | | VINLOW | Logic Input<br>Low Voltage | V <sub>CC</sub> = 5V | | | 1.5 | ٧ | | | Vouthigh | Logic Output<br>High Voltage | I <sub>OUT</sub> = -360μA | V <sub>CC</sub> - 0.4 | | | V | | | VOUTLOW | Logic Output<br>Low Voltage | I <sub>OUT</sub> = 1.6mA | | | 0.4 | V | | | INHIGH | Logic Input<br>High Current | V <sub>IN</sub> = 15V | | | 1.0 | μΑ | | | INLOW | Logic Input<br>Low Current | V <sub>IN</sub> = 0V | -1.0 | | | μА | | | <sup>l</sup> cc | Supply Current | Clk Freq=500kHz<br>Clk Freq=640kHz | | 300 | 1000<br>1300 | μΑ<br>μΑ | | | lоит | Three-State<br>Output Current | V <sub>OUT</sub> =V <sub>CC</sub><br>V <sub>OUT</sub> =0V | -3 | | 3 | μΑ<br>μΑ | | #### **DC CHARACTERISTICS** MK50816-1 -40 $\leq$ $T_{\mbox{\scriptsize A}} \leq$ +85°C, MK50816 0° $\leq$ $T_{\mbox{\scriptsize A}} \leq$ +70°C | SYM | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |-----------------|-----------------------------|---------------------------------------------------------------------------------|-----|-------|------|-------|-------| | R <sub>PS</sub> | Power Supply<br>Rejection | $4.75 \le V_{CC} \le 5.25$<br>$V_{REF}$ (+) = $V_{CC}$<br>$V_{REF}$ (-) = $GND$ | | 0.05 | 0.15 | %/V | 10 | | COMP IN | Comparator Input<br>Current | f <sub>C</sub> = 640kHz<br>During Convs. | -2 | ± 0.5 | 2 | μΑ | 11 | | RLADDER | Ladder Resistance | From REF(+) to REF (-) | 3.8 | 7 | | kΩ | | #### **ANALOG MULTIPLEXER** MK50816, MK50816-1 $-40^{\circ} \le T_{A} \le +85^{\circ}C$ unless otherwise noted | SYM | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |----------------------|----------------------------------------------|-----------------------------------------------------------------------|------|-----|-----|-------|-------| | R <sub>ON</sub> | Analog Multiplexer<br>ON Resistance | (Any Selected Channel)<br>T <sub>A</sub> = 25°C, R <sub>L</sub> = 10k | | 1.5 | 3 | kΩ | | | △RON | △ ON Resistance<br>Between Any 2<br>Channels | (Any Selected Channel)<br>R <sub>L</sub> = 10k | | 75 | | Ω | | | I <sub>OFF</sub> (+) | OFF Channel<br>Leakage Current | V <sub>CC</sub> =5V, V <sub>IN</sub> =5V,<br>T <sub>A</sub> =25°C | | 10 | 200 | nA | | | I <sub>OFF</sub> (-) | OFF Channel<br>Leakage Current | V <sub>CC</sub> =5V, V <sub>IN</sub> =0V,<br>T <sub>A</sub> =25°C | -200 | -10 | | nA | | #### **CONVERTER SECTION** $V_{CC} = V_{REF}(+) = 5V$ , $V_{REF}(-) = GND$ , $V_{IN} = V_{COMPARATOR\ IN}$ , $f_{C} = 640kHz$ MK50816-1 -40 $\leq$ T<sub>A</sub> $\leq$ +85°C unless otherwise noted | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-----------------------|-----|----------------|---------------|------------|-------| | Resolution | | | | 8 | Bits | | | Non-Linearity Error | | | ± 1/4 | ± ½ | LSB | 3 | | Zero Error | | | ± 1/4 | ± ½ | LSB | 5 | | Full-Scale Error | | | ± 1/4 | ± ½ | LSB | 6 | | Total Unadjusted Error | T <sub>A</sub> = 25°C | | ± ½<br>± ¼ | ± ½<br>± ¾ | LSB<br>LSB | 7 | | Quantizing Error | | | | ± ½ | LSB | 8 | | Absolute Accuracy | T <sub>A</sub> = 25°C | | ± 3/4<br>± 3/4 | ± 1<br>± 11/4 | LSB<br>LSB | 9 | ## MK50816 0° $\leq$ T<sub>A</sub> $\leq$ +70°C | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|------------|-----|-------|------|-------|-------| | Resolution | | | | 8 | Bits | | | Non-Linearity Error | | | ± ½ | ± 1 | LSB | 3 | | Zero Error | | | ± 1/4 | ± ½ | LSB | 5 | | Full-Scale Error | | | ± 1/4 | ± ½ | LSB | 6 | | Total Unadjusted Error | | | ± ½ | ± 1 | LSB | 7 | | Quantizing Error | | | | ± ½ | LSB | 8 | | Absolute Accuracy | | | ± 1 | ± 1½ | LSB | 9 | AC CHARACTERISTICS (Figure 7) MK50816, MK50816-1 $T_A$ = 25°C, $V_{CC}$ = $V_{REF}(+)$ = 5V or 5.12V, $V_{REF}(-)$ = GND | SYM | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |-----------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----------|------------------|-------| | tws | Start Pulse Width | | 200 | | | ns | | | <sup>t</sup> WALE | Minimum ALE<br>Pulse Width | | 200 | | | ns | | | ts | Address Set-Up Time | | 50 | | | ns | | | tH | Address Hold Time | | 50 | | | ns | | | t <sub>D</sub> | Analog MUX Delay<br>Time from ALE | $ \begin{array}{l} \text{Common Tied to} \\ \text{Comparator In,} \\ \text{RS} + \text{RON} \leq 5 \text{k}\Omega, \\ \text{C}_L = 10 \text{pF} \end{array} $ | | 1 | 2.5 | μs | 12 | | tH1, tH0 | Three-State Control to Q Logic State | C <sub>L</sub> = 50pF<br>C <sub>L</sub> = 200pF | | 125<br>300 | 250 | ns<br>ns | | | t1H <sup>, t</sup> OH | Three-State Control to Hi-Z | C <sub>L</sub> = 10pF,<br>R <sub>L</sub> = 10kΩ | | 125 | 250 | ns | | | t <sub>C</sub> | Conversion Time | f <sub>C</sub> = 640kHz<br>f <sub>C</sub> = fINTERNAL CLOCK | 106 | 108<br>150 | 110 | μs<br>μs | | | f <sub>C</sub> | External Clock Freq | | 100 | 640 | 1200 | kHz | 13 | | <sup>t</sup> EOC | EOC Delay Time | | 0 | | 2 | Clock<br>Periods | 4 | | C <sub>IN</sub> | Input Capacitance | At Logic Inputs<br>At MUX Inputs | | 10<br>5 | 15<br>7.5 | pF<br>pF | | | COUT | Three-State Output<br>Capacitance | At Three-State<br>Outputs | | 5 | 7.5 | pF | | #### **FULL SCALE, QUANTIZING AND ZERO ERROR** Figure 5 #### NON-LINEARITY ERROR Figure 6 #### **TIMING DIAGRAM** Figure 7 #### NOTES: - All voltages are measured with respect to GND. - The minimum value for V<sub>LADDER</sub> will give 2mV resolution. However, the guaranteed accuracy is only that which is specified under "DC Characteristics". - 3. Non-linearity error is the maximum deviation from a straight line through the end points of the A/D transfer characteristic, Figure 6. - When EOC is tied to START, EOC delay is 1 clock period. - Zero Error is the difference between the actual input voltage and the design input voltage which produces a zero output code, Figure 5. Full-Scale Error is the difference between the actual input voltage and the - Full-Scale Error is the difference between the actual input voltage and the design input voltage which produces a full-scale output code, Figure 5. - Total Unadjusted Error is the true measure of accuracy the converter can provide less any quantizing effects. - 8. Quantizing Error is the $\pm~1/2$ LSB uncertainty caused by the converter's finite resolution, Figure 5. - Absolute Accuracy is the difference between the actual input voltage and the full-scale weighted equivalent of the binary output code. This includes quantizing and all other errors. - Power Supply Rejection is the ability of an ADC to maintain accuracy as the power supply voltage varies. The power supply and V<sub>REF</sub>(+) are varied together and the change in accuracy is measured with respect to full-scale. - Comparator Input Current is the time average current into or out of the chopper-stabilized comparator. This current varies directly with clock frequency and has little temperature dependence. - This is the time required for the output of the analog multiplexer to settle within ± ½ LSB of the selected analog input signal. - A minimum duty cycle of 20% is required at the clock input. #### **NOTES** 1215 W. Crosby Rd. • Carrollton, Texas 75006 • 214/323-6000 In Europe, Contact: MOSTEK Brussels 150 Chaussee de la Hulpe, B1170, Belgium; Telephone: 660.69.24